113d4d16b3
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | keymgr_smoke | 2.510s | 149.370us | 1 | 1 | 100.00 |
V1 | random | keymgr_random | 2.930s | 222.412us | 1 | 1 | 100.00 |
V1 | csr_hw_reset | keymgr_csr_hw_reset | 1.880s | 64.202us | 1 | 1 | 100.00 |
V1 | csr_rw | keymgr_csr_rw | 1.900s | 67.119us | 1 | 1 | 100.00 |
V1 | csr_bit_bash | keymgr_csr_bit_bash | 9.340s | 1.795ms | 1 | 1 | 100.00 |
V1 | csr_aliasing | keymgr_csr_aliasing | 5.170s | 771.791us | 1 | 1 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | keymgr_csr_mem_rw_with_rand_reset | 2.030s | 100.078us | 1 | 1 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | keymgr_csr_rw | 1.900s | 67.119us | 1 | 1 | 100.00 |
keymgr_csr_aliasing | 5.170s | 771.791us | 1 | 1 | 100.00 | ||
V1 | TOTAL | 7 | 7 | 100.00 | |||
V2 | cfgen_during_op | keymgr_cfg_regwen | 2.580s | 105.328us | 1 | 1 | 100.00 |
V2 | sideload | keymgr_sideload | 2.630s | 157.495us | 1 | 1 | 100.00 |
keymgr_sideload_kmac | 2.470s | 145.536us | 1 | 1 | 100.00 | ||
keymgr_sideload_aes | 2.520s | 145.536us | 1 | 1 | 100.00 | ||
keymgr_sideload_otbn | 2.550s | 145.536us | 1 | 1 | 100.00 | ||
V2 | direct_to_disabled_state | keymgr_direct_to_disabled | 1.990s | 89.661us | 1 | 1 | 100.00 |
V2 | lc_disable | keymgr_lc_disable | 3.600s | 304.371us | 1 | 1 | 100.00 |
V2 | kmac_error_response | keymgr_kmac_rsp_err | 3.330s | 260.495us | 1 | 1 | 100.00 |
V2 | invalid_sw_input | keymgr_sw_invalid_input | 3.220s | 257.704us | 1 | 1 | 100.00 |
V2 | invalid_hw_input | keymgr_hwsw_invalid_input | 3.290s | 265.704us | 1 | 1 | 100.00 |
V2 | sync_async_fault_cross | keymgr_sync_async_fault_cross | 1.740s | 61.494us | 1 | 1 | 100.00 |
V2 | stress_all | keymgr_stress_all | 4.400s | 448.934us | 0 | 1 | 0.00 |
V2 | intr_test | keymgr_intr_test | 1.610s | 29.869us | 1 | 1 | 100.00 |
V2 | alert_test | keymgr_alert_test | 1.630s | 37.994us | 1 | 1 | 100.00 |
V2 | tl_d_oob_addr_access | keymgr_tl_errors | 2.730s | 249.620us | 1 | 1 | 100.00 |
V2 | tl_d_illegal_access | keymgr_tl_errors | 2.730s | 249.620us | 1 | 1 | 100.00 |
V2 | tl_d_outstanding_access | keymgr_csr_hw_reset | 1.880s | 64.202us | 1 | 1 | 100.00 |
keymgr_csr_rw | 1.900s | 67.119us | 1 | 1 | 100.00 | ||
keymgr_csr_aliasing | 5.170s | 771.791us | 1 | 1 | 100.00 | ||
keymgr_same_csr_outstanding | 2.500s | 185.537us | 1 | 1 | 100.00 | ||
V2 | tl_d_partial_access | keymgr_csr_hw_reset | 1.880s | 64.202us | 1 | 1 | 100.00 |
keymgr_csr_rw | 1.900s | 67.119us | 1 | 1 | 100.00 | ||
keymgr_csr_aliasing | 5.170s | 771.791us | 1 | 1 | 100.00 | ||
keymgr_same_csr_outstanding | 2.500s | 185.537us | 1 | 1 | 100.00 | ||
V2 | TOTAL | 15 | 16 | 93.75 | |||
V2S | sec_cm_additional_check | keymgr_sec_cm | 6.530s | 1.021ms | 1 | 1 | 100.00 |
V2S | tl_intg_err | keymgr_sec_cm | 6.530s | 1.021ms | 1 | 1 | 100.00 |
keymgr_tl_intg_err | 4.280s | 441.747us | 1 | 1 | 100.00 | ||
V2S | shadow_reg_update_error | keymgr_shadow_reg_errors | 2.700s | 246.523us | 0 | 1 | 0.00 |
V2S | shadow_reg_read_clear_staged_value | keymgr_shadow_reg_errors | 2.700s | 246.523us | 0 | 1 | 0.00 |
V2S | shadow_reg_storage_error | keymgr_shadow_reg_errors | 2.700s | 246.523us | 0 | 1 | 0.00 |
V2S | shadowed_reset_glitch | keymgr_shadow_reg_errors | 2.700s | 246.523us | 0 | 1 | 0.00 |
V2S | shadow_reg_update_error_with_csr_rw | keymgr_shadow_reg_errors_with_csr_rw | 5.390s | 622.990us | 0 | 1 | 0.00 |
V2S | prim_count_check | keymgr_sec_cm | 6.530s | 1.021ms | 1 | 1 | 100.00 |
V2S | prim_fsm_check | keymgr_sec_cm | 6.530s | 1.021ms | 1 | 1 | 100.00 |
V2S | sec_cm_bus_integrity | keymgr_tl_intg_err | 4.280s | 441.747us | 1 | 1 | 100.00 |
V2S | sec_cm_config_shadow | keymgr_shadow_reg_errors | 2.700s | 246.523us | 0 | 1 | 0.00 |
V2S | sec_cm_op_config_regwen | keymgr_cfg_regwen | 2.580s | 105.328us | 1 | 1 | 100.00 |
V2S | sec_cm_reseed_config_regwen | keymgr_random | 2.930s | 222.412us | 1 | 1 | 100.00 |
keymgr_csr_rw | 1.900s | 67.119us | 1 | 1 | 100.00 | ||
V2S | sec_cm_sw_binding_config_regwen | keymgr_random | 2.930s | 222.412us | 1 | 1 | 100.00 |
keymgr_csr_rw | 1.900s | 67.119us | 1 | 1 | 100.00 | ||
V2S | sec_cm_max_key_ver_config_regwen | keymgr_random | 2.930s | 222.412us | 1 | 1 | 100.00 |
keymgr_csr_rw | 1.900s | 67.119us | 1 | 1 | 100.00 | ||
V2S | sec_cm_lc_ctrl_intersig_mubi | keymgr_lc_disable | 3.600s | 304.371us | 1 | 1 | 100.00 |
V2S | sec_cm_constants_consistency | keymgr_hwsw_invalid_input | 3.290s | 265.704us | 1 | 1 | 100.00 |
V2S | sec_cm_intersig_consistency | keymgr_hwsw_invalid_input | 3.290s | 265.704us | 1 | 1 | 100.00 |
V2S | sec_cm_hw_key_sw_noaccess | keymgr_random | 2.930s | 222.412us | 1 | 1 | 100.00 |
V2S | sec_cm_output_keys_ctrl_redun | keymgr_sideload_protect | 2.560s | 163.703us | 1 | 1 | 100.00 |
V2S | sec_cm_ctrl_fsm_sparse | keymgr_sec_cm | 6.530s | 1.021ms | 1 | 1 | 100.00 |
V2S | sec_cm_data_fsm_sparse | keymgr_sec_cm | 6.530s | 1.021ms | 1 | 1 | 100.00 |
V2S | sec_cm_ctrl_fsm_local_esc | keymgr_sec_cm | 6.530s | 1.021ms | 1 | 1 | 100.00 |
V2S | sec_cm_ctrl_fsm_consistency | keymgr_custom_cm | 2.770s | 219.203us | 1 | 1 | 100.00 |
V2S | sec_cm_ctrl_fsm_global_esc | keymgr_lc_disable | 3.600s | 304.371us | 1 | 1 | 100.00 |
V2S | sec_cm_ctrl_ctr_redun | keymgr_sec_cm | 6.530s | 1.021ms | 1 | 1 | 100.00 |
V2S | sec_cm_kmac_if_fsm_sparse | keymgr_sec_cm | 6.530s | 1.021ms | 1 | 1 | 100.00 |
V2S | sec_cm_kmac_if_ctr_redun | keymgr_sec_cm | 6.530s | 1.021ms | 1 | 1 | 100.00 |
V2S | sec_cm_kmac_if_cmd_ctrl_consistency | keymgr_custom_cm | 2.770s | 219.203us | 1 | 1 | 100.00 |
V2S | sec_cm_kmac_if_done_ctrl_consistency | keymgr_custom_cm | 2.770s | 219.203us | 1 | 1 | 100.00 |
V2S | sec_cm_reseed_ctr_redun | keymgr_sec_cm | 6.530s | 1.021ms | 1 | 1 | 100.00 |
V2S | sec_cm_side_load_sel_ctrl_consistency | keymgr_custom_cm | 2.770s | 219.203us | 1 | 1 | 100.00 |
V2S | sec_cm_sideload_ctrl_fsm_sparse | keymgr_sec_cm | 6.530s | 1.021ms | 1 | 1 | 100.00 |
V2S | sec_cm_ctrl_key_integrity | keymgr_custom_cm | 2.770s | 219.203us | 1 | 1 | 100.00 |
V2S | TOTAL | 4 | 6 | 66.67 | |||
V3 | stress_all_with_rand_reset | keymgr_stress_all_with_rand_reset | 6.380s | 757.916us | 1 | 1 | 100.00 |
V3 | TOTAL | 1 | 1 | 100.00 | |||
TOTAL | 27 | 30 | 90.00 |
UVM_FATAL (alert_receiver_driver.sv:145) [driver] Check failed (cfg.vif.receiver_cb.alert_tx.alert_p) alert_p not high, despite an item in r_alert_rsp_q
has 2 failures:
Test keymgr_shadow_reg_errors has 1 failures.
0.keymgr_shadow_reg_errors.1
Line 99, in log /nightly/runs/scratch/master/keymgr-sim-vcs/0.keymgr_shadow_reg_errors/latest/run.log
UVM_FATAL @ 246523377 ps: (alert_receiver_driver.sv:145) [uvm_test_top.env.m_alert_agent_fatal_fault_err.driver] Check failed (cfg.vif.receiver_cb.alert_tx.alert_p) alert_p not high, despite an item in r_alert_rsp_q
UVM_INFO @ 246523377 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test keymgr_shadow_reg_errors_with_csr_rw has 1 failures.
0.keymgr_shadow_reg_errors_with_csr_rw.1
Line 99, in log /nightly/runs/scratch/master/keymgr-sim-vcs/0.keymgr_shadow_reg_errors_with_csr_rw/latest/run.log
UVM_FATAL @ 622989753 ps: (alert_receiver_driver.sv:145) [uvm_test_top.env.m_alert_agent_fatal_fault_err.driver] Check failed (cfg.vif.receiver_cb.alert_tx.alert_p) alert_p not high, despite an item in r_alert_rsp_q
UVM_INFO @ 622989753 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR (cip_base_scoreboard.sv:327) scoreboard [scoreboard] alert recov_operation_err did not trigger max_delay:*
has 1 failures:
0.keymgr_stress_all.1
Line 704, in log /nightly/runs/scratch/master/keymgr-sim-vcs/0.keymgr_stress_all/latest/run.log
UVM_ERROR @ 448934479 ps: (cip_base_scoreboard.sv:327) uvm_test_top.env.scoreboard [uvm_test_top.env.scoreboard] alert recov_operation_err did not trigger max_delay:0
UVM_INFO @ 448934479 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---