1eaf8e5dc0| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | chip_sw_uart_tx_rx | chip_sw_uart_tx_rx | 3.907m | 0 | 1 | 0.00 | |
| V1 | chip_sw_uart_rx_overflow | chip_sw_uart_tx_rx | 3.907m | 0 | 1 | 0.00 | |
| V1 | chip_sw_uart_rand_baudrate | chip_sw_uart_rand_baudrate | 2.804m | 0 | 1 | 0.00 | |
| V1 | chip_sw_uart_tx_rx_alt_clk_freq | chip_sw_uart_tx_rx_alt_clk_freq | 2.654m | 0 | 1 | 0.00 | |
| chip_sw_uart_tx_rx_alt_clk_freq_low_speed | 2.187m | 0 | 1 | 0.00 | |||
| V1 | chip_sw_gpio_out | chip_sw_gpio | 5.519m | 5.110ms | 1 | 1 | 100.00 |
| V1 | chip_sw_gpio_in | chip_sw_gpio | 5.519m | 5.110ms | 1 | 1 | 100.00 |
| V1 | chip_sw_gpio_irq | chip_sw_gpio | 5.519m | 5.110ms | 1 | 1 | 100.00 |
| V1 | chip_sw_example_tests | chip_sw_example_rom | 4.172m | 0 | 1 | 0.00 | |
| chip_sw_example_manufacturer | 4.172m | 0 | 1 | 0.00 | |||
| chip_sw_example_concurrency | 3.386m | 4.019ms | 1 | 1 | 100.00 | ||
| chip_sw_uart_smoketest_signed | 10.077s | 0 | 1 | 0.00 | |||
| V1 | csr_bit_bash | chip_csr_bit_bash | 9.540s | 0 | 1 | 0.00 | |
| V1 | csr_aliasing | chip_csr_aliasing | 9.270s | 0 | 1 | 0.00 | |
| V1 | regwen_csr_and_corresponding_lockable_csr | chip_csr_aliasing | 9.270s | 0 | 1 | 0.00 | |
| V1 | xbar_smoke | xbar_smoke | 15.090s | 49.909us | 1 | 1 | 100.00 |
| V1 | TOTAL | 3 | 12 | 25.00 | |||
| V2 | chip_sw_spi_device_flash_mode | chip_sw_uart_tx_rx_bootstrap | 3.439m | 0 | 1 | 0.00 | |
| V2 | chip_sw_spi_device_pass_through | chip_sw_spi_device_pass_through | 8.535m | 7.609ms | 1 | 1 | 100.00 |
| V2 | chip_sw_spi_device_pass_through_collision | chip_sw_spi_device_pass_through_collision | 3.881m | 4.184ms | 0 | 1 | 0.00 |
| V2 | chip_sw_spi_device_tpm | chip_sw_spi_device_tpm | 1.053m | 0 | 1 | 0.00 | |
| V2 | chip_sw_spi_host_tx_rx | chip_sw_spi_host_tx_rx | 59.069s | 0 | 1 | 0.00 | |
| V2 | chip_sw_i2c_host_tx_rx | chip_sw_i2c_host_tx_rx | 2.153m | 0 | 1 | 0.00 | |
| V2 | chip_sw_i2c_device_tx_rx | chip_sw_i2c_device_tx_rx | 1.919m | 0 | 1 | 0.00 | |
| V2 | chip_pin_mux | chip_padctrl_attributes | 3.200s | 0 | 1 | 0.00 | |
| V2 | chip_padctrl_attributes | chip_padctrl_attributes | 3.200s | 0 | 1 | 0.00 | |
| V2 | chip_sw_sleep_pin_wake | chip_sw_sleep_pin_wake | 4.040m | 0 | 1 | 0.00 | |
| V2 | chip_sw_sleep_pin_retention | chip_sw_sleep_pin_retention | 3.940m | 0 | 1 | 0.00 | |
| V2 | chip_sw_data_integrity | chip_sw_data_integrity_escalation | 4.056m | 0 | 1 | 0.00 | |
| V2 | chip_sw_instruction_integrity | chip_sw_data_integrity_escalation | 4.056m | 0 | 1 | 0.00 | |
| V2 | chip_jtag_csr_rw | chip_jtag_csr_rw | 2.379m | 3.683ms | 0 | 1 | 0.00 |
| V2 | chip_jtag_mem_access | chip_jtag_mem_access | 2.289m | 3.683ms | 0 | 1 | 0.00 |
| V2 | chip_rv_dm_ndm_reset_req | chip_rv_dm_ndm_reset_req | 11.026s | 0 | 1 | 0.00 | |
| V2 | chip_sw_rv_dm_ndm_reset_req_when_cpu_halted | chip_sw_rv_dm_ndm_reset_req_when_cpu_halted | 11.030s | 0 | 1 | 0.00 | |
| V2 | chip_rv_dm_access_after_wakeup | chip_sw_rv_dm_access_after_wakeup | 11.030s | 0 | 1 | 0.00 | |
| V2 | chip_rv_dm_lc_disabled | chip_rv_dm_lc_disabled | 10.084m | 17.314ms | 1 | 1 | 100.00 |
| V2 | chip_sw_timer | chip_sw_rv_timer_irq | 4.579m | 5.042ms | 1 | 1 | 100.00 |
| V2 | chip_sw_aon_timer_wakeup_irq | chip_sw_aon_timer_irq | 10.025s | 0 | 1 | 0.00 | |
| V2 | chip_sw_aon_timer_wdog_bark_irq | chip_sw_aon_timer_irq | 10.025s | 0 | 1 | 0.00 | |
| V2 | chip_sw_aon_timer_wdog_lc_escalate | chip_sw_aon_timer_wdog_lc_escalate | 10.033s | 0 | 1 | 0.00 | |
| V2 | chip_sw_aon_timer_wdog_bite_reset | chip_sw_aon_timer_wdog_bite_reset | 10.026s | 0 | 1 | 0.00 | |
| V2 | chip_sw_aon_timer_sleep_wdog_bite_reset | chip_sw_aon_timer_wdog_bite_reset | 10.026s | 0 | 1 | 0.00 | |
| V2 | chip_sw_aon_timer_sleep_wdog_sleep_pause | chip_sw_aon_timer_sleep_wdog_sleep_pause | 10.020s | 0 | 1 | 0.00 | |
| V2 | chip_sw_plic_all_irqs | chip_plic_all_irqs | 11.044s | 0 | 1 | 0.00 | |
| V2 | chip_sw_plic_sw_irq | chip_sw_plic_sw_irq | 2.961m | 3.980ms | 1 | 1 | 100.00 |
| V2 | chip_sw_clkmgr_idle_trans | chip_sw_otbn_randomness | 3.938m | 4.343ms | 1 | 1 | 100.00 |
| chip_sw_aes_idle | 3.418m | 3.990ms | 1 | 1 | 100.00 | ||
| chip_sw_hmac_enc_idle | 3.633m | 4.128ms | 1 | 1 | 100.00 | ||
| chip_sw_kmac_idle | 3.242m | 3.966ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_clkmgr_off_trans | chip_sw_clkmgr_off_aes_trans | 11.039s | 0 | 1 | 0.00 | |
| chip_sw_clkmgr_off_hmac_trans | 12.044s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_off_kmac_trans | 11.039s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_off_otbn_trans | 11.055s | 0 | 1 | 0.00 | |||
| V2 | chip_sw_clkmgr_div | chip_sw_clkmgr_external_clk_src_for_lc | 11.052s | 0 | 1 | 0.00 | |
| chip_sw_clkmgr_external_clk_src_for_sw_fast_test_unlocked0 | 10.052s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_external_clk_src_for_sw_slow_test_unlocked0 | 11.047s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_external_clk_src_for_sw_fast_dev | 11.044s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_external_clk_src_for_sw_slow_dev | 11.046s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_external_clk_src_for_sw_fast_rma | 11.046s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_external_clk_src_for_sw_slow_rma | 11.046s | 0 | 1 | 0.00 | |||
| V2 | chip_sw_clkmgr_external_clk_src_for_lc | chip_sw_clkmgr_external_clk_src_for_lc | 11.052s | 0 | 1 | 0.00 | |
| V2 | chip_sw_clkmgr_external_clk_src_for_sw | chip_sw_clkmgr_external_clk_src_for_sw_fast_test_unlocked0 | 10.052s | 0 | 1 | 0.00 | |
| chip_sw_clkmgr_external_clk_src_for_sw_slow_test_unlocked0 | 11.047s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_external_clk_src_for_sw_fast_dev | 11.044s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_external_clk_src_for_sw_slow_dev | 11.046s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_external_clk_src_for_sw_fast_rma | 11.046s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_external_clk_src_for_sw_slow_rma | 11.046s | 0 | 1 | 0.00 | |||
| V2 | chip_sw_clkmgr_jitter | chip_sw_otbn_ecdsa_op_irq_jitter_en | 11.024s | 0 | 1 | 0.00 | |
| chip_sw_aes_enc_jitter_en | 42.890s | 10.200us | 0 | 1 | 0.00 | ||
| chip_sw_edn_entropy_reqs_jitter | 11.078s | 0 | 1 | 0.00 | |||
| chip_sw_hmac_enc_jitter_en | 44.280s | 10.200us | 0 | 1 | 0.00 | ||
| chip_sw_keymgr_dpe_key_derivation_jitter_en | 43.180s | 10.200us | 0 | 1 | 0.00 | ||
| chip_sw_kmac_mode_kmac_jitter_en | 44.360s | 10.200us | 0 | 1 | 0.00 | ||
| chip_sw_sram_ctrl_scrambled_access_jitter_en | 11.042s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_jitter | 3.267m | 3.936ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_clkmgr_extended_range | chip_sw_clkmgr_jitter_reduced_freq | 3.175m | 4.016ms | 1 | 1 | 100.00 |
| chip_sw_otbn_ecdsa_op_irq_jitter_en_reduced_freq | 11.022s | 0 | 1 | 0.00 | |||
| chip_sw_aes_enc_jitter_en_reduced_freq | 44.520s | 10.200us | 0 | 1 | 0.00 | ||
| chip_sw_hmac_enc_jitter_en_reduced_freq | 44.800s | 10.200us | 0 | 1 | 0.00 | ||
| chip_sw_keymgr_dpe_key_derivation_jitter_en_reduced_freq | 44.030s | 10.200us | 0 | 1 | 0.00 | ||
| chip_sw_kmac_mode_kmac_jitter_en_reduced_freq | 44.160s | 10.200us | 0 | 1 | 0.00 | ||
| chip_sw_sram_ctrl_scrambled_access_jitter_en_reduced_freq | 43.550s | 10.200us | 0 | 1 | 0.00 | ||
| chip_sw_csrng_edn_concurrency_reduced_freq | 11.063s | 0 | 1 | 0.00 | |||
| V2 | chip_sw_clkmgr_deep_sleep_frequency | chip_sw_ast_clk_outputs | 11.031s | 0 | 1 | 0.00 | |
| V2 | chip_sw_clkmgr_sleep_frequency | chip_sw_clkmgr_sleep_frequency | 10.046s | 0 | 1 | 0.00 | |
| V2 | chip_sw_clkmgr_reset_frequency | chip_sw_clkmgr_reset_frequency | 11.048s | 0 | 1 | 0.00 | |
| V2 | chip_sw_clkmgr_escalation_reset | chip_sw_all_escalation_resets | 17.730m | 13.181ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_external_full_reset | chip_sw_pwrmgr_full_aon_reset | 7.657m | 11.348ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_sleep_all_reset_reqs | chip_sw_aon_timer_wdog_bite_reset | 10.026s | 0 | 1 | 0.00 | |
| V2 | chip_sw_pwrmgr_wdog_reset | chip_sw_pwrmgr_wdog_reset | 10.037s | 0 | 1 | 0.00 | |
| V2 | chip_sw_pwrmgr_aon_power_glitch_reset | chip_sw_pwrmgr_full_aon_reset | 7.657m | 11.348ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_main_power_glitch_reset | chip_sw_pwrmgr_main_power_glitch_reset | 12.032s | 0 | 1 | 0.00 | |
| V2 | chip_sw_pwrmgr_random_sleep_power_glitch_reset | chip_sw_pwrmgr_random_sleep_power_glitch_reset | 12.031s | 0 | 1 | 0.00 | |
| V2 | chip_sw_pwrmgr_deep_sleep_power_glitch_reset | chip_sw_pwrmgr_deep_sleep_power_glitch_reset | 12.029s | 0 | 1 | 0.00 | |
| V2 | chip_sw_pwrmgr_sleep_power_glitch_reset | chip_sw_pwrmgr_sleep_power_glitch_reset | 12.029s | 0 | 1 | 0.00 | |
| V2 | chip_sw_pwrmgr_sleep_disabled | chip_sw_pwrmgr_sleep_disabled | 11.025s | 0 | 1 | 0.00 | |
| V2 | chip_sw_pwrmgr_escalation_reset | chip_sw_all_escalation_resets | 17.730m | 13.181ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rstmgr_sys_reset_info | chip_rv_dm_ndm_reset_req | 11.026s | 0 | 1 | 0.00 | |
| V2 | chip_sw_rstmgr_cpu_info | chip_sw_rstmgr_cpu_info | 20.835m | 20.027ms | 0 | 1 | 0.00 |
| V2 | chip_sw_rstmgr_sw_req_reset | chip_sw_rstmgr_sw_req | 5.308m | 6.365ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rstmgr_alert_info | chip_sw_rstmgr_alert_info | 5.748m | 6.531ms | 0 | 1 | 0.00 |
| V2 | chip_sw_rstmgr_sw_rst | chip_sw_rstmgr_sw_rst | 3.280m | 3.958ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rstmgr_escalation_reset | chip_sw_all_escalation_resets | 17.730m | 13.181ms | 1 | 1 | 100.00 |
| V2 | chip_sw_alert_handler_alerts | chip_sw_alert_test | 11.021s | 0 | 1 | 0.00 | |
| V2 | chip_sw_alert_handler_escalations | chip_sw_alert_handler_escalation | 11.018s | 0 | 1 | 0.00 | |
| V2 | chip_sw_all_escalation_resets | chip_sw_all_escalation_resets | 17.730m | 13.181ms | 1 | 1 | 100.00 |
| V2 | chip_sw_alert_handler_irqs | chip_plic_all_irqs | 11.044s | 0 | 1 | 0.00 | |
| V2 | chip_sw_alert_handler_entropy | chip_sw_alert_handler_entropy | 11.036s | 0 | 1 | 0.00 | |
| V2 | chip_sw_alert_handler_crashdump | chip_sw_rstmgr_alert_info | 5.748m | 6.531ms | 0 | 1 | 0.00 |
| V2 | chip_sw_alert_handler_ping_timeout | chip_sw_alert_handler_ping_timeout | 11.017s | 0 | 1 | 0.00 | |
| V2 | chip_sw_alert_handler_lpg_sleep_mode_alerts | chip_sw_alert_handler_lpg_sleep_mode_alerts | 11.017s | 0 | 1 | 0.00 | |
| V2 | chip_sw_alert_handler_lpg_sleep_mode_pings | chip_sw_alert_handler_lpg_sleep_mode_pings | 11.017s | 0 | 1 | 0.00 | |
| V2 | chip_sw_alert_handler_lpg_clock_off | chip_sw_alert_handler_lpg_clkoff | 10.047s | 0 | 1 | 0.00 | |
| V2 | chip_sw_alert_handler_lpg_reset_toggle | chip_sw_alert_handler_lpg_reset_toggle | 10.046s | 0 | 1 | 0.00 | |
| V2 | chip_sw_alert_handler_reverse_ping_in_deep_sleep | chip_sw_alert_handler_reverse_ping_in_deep_sleep | 11.016s | 0 | 1 | 0.00 | |
| V2 | chip_sw_lc_ctrl_alert_handler_escalation | chip_sw_alert_handler_escalation | 11.018s | 0 | 1 | 0.00 | |
| V2 | chip_sw_lc_ctrl_jtag_access | chip_sw_lc_ctrl_transition | 26.116s | 0 | 1 | 0.00 | |
| V2 | chip_sw_lc_ctrl_otp_hw_cfg | chip_sw_lc_ctrl_otp_hw_cfg | 18.120s | 0 | 1 | 0.00 | |
| V2 | chip_sw_lc_ctrl_init | chip_sw_lc_ctrl_transition | 26.116s | 0 | 1 | 0.00 | |
| V2 | chip_sw_lc_ctrl_transitions | chip_sw_lc_ctrl_transition | 26.116s | 0 | 1 | 0.00 | |
| V2 | chip_sw_lc_ctrl_kmac_req | chip_sw_lc_ctrl_transition | 26.116s | 0 | 1 | 0.00 | |
| V2 | chip_sw_lc_ctrl_key_div | chip_sw_keymgr_dpe_key_derivation_prod | 5.733m | 6.501ms | 0 | 1 | 0.00 |
| V2 | chip_sw_lc_ctrl_broadcast | chip_sw_otp_ctrl_lc_signals_test_unlocked0 | 25.155s | 0 | 1 | 0.00 | |
| chip_sw_otp_ctrl_lc_signals_dev | 12.072s | 0 | 1 | 0.00 | |||
| chip_sw_otp_ctrl_lc_signals_prod | 19.125s | 0 | 1 | 0.00 | |||
| chip_sw_otp_ctrl_lc_signals_rma | 14.070s | 0 | 1 | 0.00 | |||
| chip_sw_lc_ctrl_transition | 26.116s | 0 | 1 | 0.00 | |||
| chip_sw_keymgr_dpe_key_derivation | 5.557m | 6.501ms | 0 | 1 | 0.00 | ||
| chip_sw_rom_ctrl_integrity_check | 8.062m | 11.340ms | 1 | 1 | 100.00 | ||
| chip_sw_sram_ctrl_execution_main | 11.044s | 0 | 1 | 0.00 | |||
| chip_prim_tl_access | 8.273m | 13.660ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_external_clk_src_for_lc | 11.052s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_external_clk_src_for_sw_fast_test_unlocked0 | 10.052s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_external_clk_src_for_sw_slow_test_unlocked0 | 11.047s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_external_clk_src_for_sw_fast_dev | 11.044s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_external_clk_src_for_sw_slow_dev | 11.046s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_external_clk_src_for_sw_fast_rma | 11.046s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_external_clk_src_for_sw_slow_rma | 11.046s | 0 | 1 | 0.00 | |||
| chip_rv_dm_lc_disabled | 10.084m | 17.314ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_aes_enc | chip_sw_aes_enc | 3.370m | 4.080ms | 1 | 1 | 100.00 |
| chip_sw_aes_enc_jitter_en | 42.890s | 10.200us | 0 | 1 | 0.00 | ||
| V2 | chip_sw_aes_entropy | chip_sw_aes_entropy | 3.462m | 3.975ms | 1 | 1 | 100.00 |
| V2 | chip_sw_aes_idle | chip_sw_aes_idle | 3.418m | 3.990ms | 1 | 1 | 100.00 |
| V2 | chip_sw_hmac_enc | chip_sw_hmac_enc | 3.659m | 4.081ms | 1 | 1 | 100.00 |
| chip_sw_hmac_enc_jitter_en | 44.280s | 10.200us | 0 | 1 | 0.00 | ||
| V2 | chip_sw_hmac_idle | chip_sw_hmac_enc_idle | 3.633m | 4.128ms | 1 | 1 | 100.00 |
| V2 | chip_sw_kmac_enc | chip_sw_kmac_mode_cshake | 3.658m | 4.004ms | 1 | 1 | 100.00 |
| chip_sw_kmac_mode_kmac | 3.900m | 4.251ms | 1 | 1 | 100.00 | ||
| chip_sw_kmac_mode_kmac_jitter_en | 44.360s | 10.200us | 0 | 1 | 0.00 | ||
| V2 | chip_sw_kmac_app_keymgr | chip_sw_keymgr_dpe_key_derivation | 5.557m | 6.501ms | 0 | 1 | 0.00 |
| V2 | chip_sw_kmac_app_lc | chip_sw_lc_ctrl_transition | 26.116s | 0 | 1 | 0.00 | |
| V2 | chip_sw_kmac_app_rom | chip_sw_kmac_app_rom | 36.540s | 10.200us | 0 | 1 | 0.00 |
| V2 | chip_sw_kmac_entropy | chip_sw_kmac_entropy | 20.154s | 0 | 1 | 0.00 | |
| V2 | chip_sw_kmac_idle | chip_sw_kmac_idle | 3.242m | 3.966ms | 1 | 1 | 100.00 |
| V2 | chip_sw_entropy_src_csrng | chip_sw_entropy_src_csrng | 12.020s | 0 | 1 | 0.00 | |
| V2 | chip_sw_csrng_edn_cmd | chip_sw_entropy_src_csrng | 12.020s | 0 | 1 | 0.00 | |
| V2 | chip_sw_csrng_fuse_en_sw_app_read | chip_sw_csrng_fuse_en_sw_app_read_test | 12.022s | 0 | 1 | 0.00 | |
| V2 | chip_sw_csrng_known_answer_tests | chip_sw_csrng_kat_test | 3.538m | 3.999ms | 1 | 1 | 100.00 |
| V2 | chip_sw_edn_entropy_reqs | chip_sw_csrng_edn_concurrency | 11.034s | 0 | 1 | 0.00 | |
| chip_sw_edn_entropy_reqs | 11.064s | 0 | 1 | 0.00 | |||
| V2 | chip_sw_keymgr_dpe_key_derivation | chip_sw_keymgr_dpe_key_derivation | 5.557m | 6.501ms | 0 | 1 | 0.00 |
| chip_sw_keymgr_dpe_key_derivation_jitter_en | 43.180s | 10.200us | 0 | 1 | 0.00 | ||
| V2 | chip_sw_otbn_op | chip_sw_otbn_ecdsa_op_irq | 12.029s | 0 | 1 | 0.00 | |
| chip_sw_otbn_ecdsa_op_irq_jitter_en | 11.024s | 0 | 1 | 0.00 | |||
| V2 | chip_sw_otbn_rnd_entropy | chip_sw_otbn_randomness | 3.938m | 4.343ms | 1 | 1 | 100.00 |
| V2 | chip_sw_otbn_urnd_entropy | chip_sw_otbn_randomness | 3.938m | 4.343ms | 1 | 1 | 100.00 |
| V2 | chip_sw_otbn_idle | chip_sw_otbn_randomness | 3.938m | 4.343ms | 1 | 1 | 100.00 |
| V2 | chip_sw_otbn_mem_scramble | chip_sw_otbn_mem_scramble | 11.020s | 0 | 1 | 0.00 | |
| V2 | chip_sw_rom_access | chip_sw_rom_ctrl_integrity_check | 8.062m | 11.340ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rom_ctrl_integrity_check | chip_sw_rom_ctrl_integrity_check | 8.062m | 11.340ms | 1 | 1 | 100.00 |
| V2 | chip_sw_sram_scrambled_access | chip_sw_sram_ctrl_scrambled_access | 12.018s | 0 | 1 | 0.00 | |
| chip_sw_sram_ctrl_scrambled_access_jitter_en | 11.042s | 0 | 1 | 0.00 | |||
| V2 | chip_sw_sram_execution | chip_sw_sram_ctrl_execution_main | 11.044s | 0 | 1 | 0.00 | |
| V2 | chip_sw_sram_lc_escalation | chip_sw_all_escalation_resets | 17.730m | 13.181ms | 1 | 1 | 100.00 |
| chip_sw_data_integrity_escalation | 4.056m | 0 | 1 | 0.00 | |||
| V2 | chip_otp_ctrl_init | chip_sw_lc_ctrl_transition | 26.116s | 0 | 1 | 0.00 | |
| V2 | chip_sw_otp_ctrl_keys | chip_sw_otbn_mem_scramble | 11.020s | 0 | 1 | 0.00 | |
| chip_sw_keymgr_dpe_key_derivation | 5.557m | 6.501ms | 0 | 1 | 0.00 | ||
| chip_sw_sram_ctrl_scrambled_access | 12.018s | 0 | 1 | 0.00 | |||
| chip_sw_rv_core_ibex_icache_invalidate | 11.021s | 0 | 1 | 0.00 | |||
| V2 | chip_sw_otp_ctrl_entropy | chip_sw_otbn_mem_scramble | 11.020s | 0 | 1 | 0.00 | |
| chip_sw_keymgr_dpe_key_derivation | 5.557m | 6.501ms | 0 | 1 | 0.00 | ||
| chip_sw_sram_ctrl_scrambled_access | 12.018s | 0 | 1 | 0.00 | |||
| chip_sw_rv_core_ibex_icache_invalidate | 11.021s | 0 | 1 | 0.00 | |||
| V2 | chip_sw_otp_ctrl_program | chip_sw_lc_ctrl_transition | 26.116s | 0 | 1 | 0.00 | |
| V2 | chip_sw_otp_ctrl_program_error | chip_sw_lc_ctrl_program_error | 11.028s | 0 | 1 | 0.00 | |
| V2 | chip_sw_otp_ctrl_hw_cfg | chip_sw_lc_ctrl_otp_hw_cfg | 18.120s | 0 | 1 | 0.00 | |
| V2 | chip_sw_otp_ctrl_lc_signals | chip_sw_otp_ctrl_lc_signals_test_unlocked0 | 25.155s | 0 | 1 | 0.00 | |
| chip_sw_otp_ctrl_lc_signals_dev | 12.072s | 0 | 1 | 0.00 | |||
| chip_sw_otp_ctrl_lc_signals_prod | 19.125s | 0 | 1 | 0.00 | |||
| chip_sw_otp_ctrl_lc_signals_rma | 14.070s | 0 | 1 | 0.00 | |||
| chip_sw_lc_ctrl_transition | 26.116s | 0 | 1 | 0.00 | |||
| chip_prim_tl_access | 8.273m | 13.660ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_otp_prim_tl_access | chip_prim_tl_access | 8.273m | 13.660ms | 1 | 1 | 100.00 |
| V2 | chip_sw_otp_ctrl_nvm_cnt | chip_sw_otp_ctrl_nvm_cnt | 15.070s | 0 | 1 | 0.00 | |
| V2 | chip_sw_otp_ctrl_sw_parts | chip_sw_otp_ctrl_sw_parts | 11.035s | 0 | 1 | 0.00 | |
| V2 | chip_sw_ast_clk_outputs | chip_sw_ast_clk_outputs | 11.031s | 0 | 1 | 0.00 | |
| V2 | chip_sw_ast_sys_clk_jitter | chip_sw_otbn_ecdsa_op_irq_jitter_en | 11.024s | 0 | 1 | 0.00 | |
| chip_sw_aes_enc_jitter_en | 42.890s | 10.200us | 0 | 1 | 0.00 | ||
| chip_sw_edn_entropy_reqs_jitter | 11.078s | 0 | 1 | 0.00 | |||
| chip_sw_hmac_enc_jitter_en | 44.280s | 10.200us | 0 | 1 | 0.00 | ||
| chip_sw_keymgr_dpe_key_derivation_jitter_en | 43.180s | 10.200us | 0 | 1 | 0.00 | ||
| chip_sw_kmac_mode_kmac_jitter_en | 44.360s | 10.200us | 0 | 1 | 0.00 | ||
| chip_sw_sram_ctrl_scrambled_access_jitter_en | 11.042s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_jitter | 3.267m | 3.936ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_soc_proxy_external_reset_requests | chip_sw_soc_proxy_smoketest | 11.020s | 0 | 1 | 0.00 | |
| V2 | chip_sw_soc_proxy_external_irqs | chip_sw_soc_proxy_smoketest | 11.020s | 0 | 1 | 0.00 | |
| V2 | chip_sw_soc_proxy_external_alerts | chip_sw_soc_proxy_external_alerts | 11.020s | 0 | 1 | 0.00 | |
| V2 | chip_sw_soc_proxy_external_wakeup_requests | chip_sw_soc_proxy_external_wakeup | 11.020s | 0 | 1 | 0.00 | |
| V2 | chip_sw_soc_proxy_gpios | chip_sw_soc_proxy_gpios | 10.028s | 0 | 1 | 0.00 | |
| V2 | chip_sw_nmi_irq | chip_sw_rv_core_ibex_nmi_irq | 6.540m | 5.103ms | 0 | 1 | 0.00 |
| V2 | chip_sw_rv_core_ibex_rnd | chip_sw_rv_core_ibex_rnd | 3.526m | 4.140ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rv_core_ibex_address_translation | chip_sw_rv_core_ibex_address_translation | 3.853m | 4.160ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rv_core_ibex_icache_scrambled_access | chip_sw_rv_core_ibex_icache_invalidate | 11.021s | 0 | 1 | 0.00 | |
| V2 | chip_sw_rv_core_ibex_fault_dump | chip_sw_rstmgr_cpu_info | 20.835m | 20.027ms | 0 | 1 | 0.00 |
| V2 | chip_sw_rv_core_ibex_double_fault | chip_sw_rstmgr_cpu_info | 20.835m | 20.027ms | 0 | 1 | 0.00 |
| V2 | chip_sw_smoketest | chip_sw_aes_smoketest | 3.353m | 4.080ms | 1 | 1 | 100.00 |
| chip_sw_aon_timer_smoketest | 27.094s | 0 | 1 | 0.00 | |||
| chip_sw_clkmgr_smoketest | 3.374m | 3.951ms | 1 | 1 | 100.00 | ||
| chip_sw_csrng_smoketest | 2.932m | 3.965ms | 1 | 1 | 100.00 | ||
| chip_sw_gpio_smoketest | 3.352m | 4.094ms | 1 | 1 | 100.00 | ||
| chip_sw_hmac_smoketest | 3.699m | 4.340ms | 1 | 1 | 100.00 | ||
| chip_sw_kmac_smoketest | 3.466m | 4.219ms | 1 | 1 | 100.00 | ||
| chip_sw_otbn_smoketest | 4.343m | 4.661ms | 1 | 1 | 100.00 | ||
| chip_sw_otp_ctrl_smoketest | 3.043m | 3.993ms | 1 | 1 | 100.00 | ||
| chip_sw_rv_plic_smoketest | 31.049s | 0 | 1 | 0.00 | |||
| chip_sw_rv_timer_smoketest | 4.383m | 5.042ms | 1 | 1 | 100.00 | ||
| chip_sw_rstmgr_smoketest | 2.811m | 3.933ms | 1 | 1 | 100.00 | ||
| chip_sw_sram_ctrl_smoketest | 2.852m | 3.971ms | 1 | 1 | 100.00 | ||
| chip_sw_uart_smoketest | 3.201m | 4.080ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_rom_functests | rom_keymgr_functest | 10.075s | 0 | 1 | 0.00 | |
| V2 | chip_sw_signed | chip_sw_uart_smoketest_signed | 10.077s | 0 | 1 | 0.00 | |
| V2 | chip_sw_boot | chip_sw_uart_tx_rx_bootstrap | 3.439m | 0 | 1 | 0.00 | |
| V2 | chip_sw_secure_boot | base_rom_e2e_smoke | 12.041s | 0 | 1 | 0.00 | |
| V2 | chip_lc_scrap | chip_sw_lc_ctrl_rma_to_scrap | 3.046m | 4.375ms | 1 | 1 | 100.00 |
| chip_sw_lc_ctrl_raw_to_scrap | 3.293m | 4.656ms | 1 | 1 | 100.00 | ||
| chip_sw_lc_ctrl_test_locked0_to_scrap | 2.883m | 4.656ms | 1 | 1 | 100.00 | ||
| chip_sw_lc_ctrl_rand_to_scrap | 3.066m | 4.656ms | 1 | 1 | 100.00 | ||
| V2 | chip_lc_test_locked | chip_sw_lc_walkthrough_testunlocks | 11.054s | 0 | 1 | 0.00 | |
| chip_rv_dm_lc_disabled | 10.084m | 17.314ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_lc_walkthrough | chip_sw_lc_walkthrough_dev | 12.066s | 0 | 1 | 0.00 | |
| chip_sw_lc_walkthrough_prod | 13.068s | 0 | 1 | 0.00 | |||
| chip_sw_lc_walkthrough_prodend | 14.070s | 0 | 1 | 0.00 | |||
| chip_sw_lc_walkthrough_rma | 16.056s | 0 | 1 | 0.00 | |||
| chip_sw_lc_walkthrough_testunlocks | 11.054s | 0 | 1 | 0.00 | |||
| V2 | chip_sw_lc_ctrl_volatile_raw_unlock | chip_sw_lc_ctrl_volatile_raw_unlock | 14.065s | 0 | 1 | 0.00 | |
| chip_sw_lc_ctrl_volatile_raw_unlock_ext_clk_48mhz | 19.085s | 0 | 1 | 0.00 | |||
| rom_volatile_raw_unlock | 10.091s | 0 | 1 | 0.00 | |||
| V2 | chip_sw_rom_raw_unlock | rom_raw_unlock | 10.084s | 0 | 1 | 0.00 | |
| V2 | chip_sw_exit_test_unlocked_bootstrap | chip_sw_exit_test_unlocked_bootstrap | 2.987m | 0 | 1 | 0.00 | |
| V2 | chip_sw_inject_scramble_seed | chip_sw_inject_scramble_seed | 3.338m | 0 | 1 | 0.00 | |
| V2 | tl_d_oob_addr_access | chip_tl_errors | 2.285m | 3.702ms | 0 | 1 | 0.00 |
| V2 | tl_d_illegal_access | chip_tl_errors | 2.285m | 3.702ms | 0 | 1 | 0.00 |
| V2 | tl_d_outstanding_access | chip_csr_aliasing | 9.270s | 0 | 1 | 0.00 | |
| chip_same_csr_outstanding | 9.240s | 0 | 1 | 0.00 | |||
| V2 | tl_d_partial_access | chip_csr_aliasing | 9.270s | 0 | 1 | 0.00 | |
| chip_same_csr_outstanding | 9.240s | 0 | 1 | 0.00 | |||
| V2 | xbar_base_random_sequence | xbar_random | 3.125m | 510.675us | 1 | 1 | 100.00 |
| V2 | xbar_random_delay | xbar_smoke_zero_delays | 7.210s | 10.734us | 1 | 1 | 100.00 |
| xbar_smoke_large_delays | 3.894m | 2.073ms | 1 | 1 | 100.00 | ||
| xbar_smoke_slow_rsp | 4.428m | 1.822ms | 1 | 1 | 100.00 | ||
| xbar_random_zero_delays | 1.320m | 74.809us | 1 | 1 | 100.00 | ||
| xbar_random_large_delays | 22.591m | 12.543ms | 1 | 1 | 100.00 | ||
| xbar_random_slow_rsp | 35.996m | 14.519ms | 1 | 1 | 100.00 | ||
| V2 | xbar_unmapped_address | xbar_unmapped_addr | 1.752m | 221.513us | 1 | 1 | 100.00 |
| xbar_error_and_unmapped_addr | 1.583m | 221.797us | 1 | 1 | 100.00 | ||
| V2 | xbar_error_cases | xbar_error_random | 2.724m | 510.675us | 1 | 1 | 100.00 |
| xbar_error_and_unmapped_addr | 1.583m | 221.797us | 1 | 1 | 100.00 | ||
| V2 | xbar_all_access_same_device | xbar_access_same_device | 4.708m | 835.777us | 1 | 1 | 100.00 |
| xbar_access_same_device_slow_rsp | 0 | 1 | 0.00 | ||||
| V2 | xbar_all_hosts_use_same_source_id | xbar_same_source | 1.032m | 199.661us | 1 | 1 | 100.00 |
| V2 | xbar_stress_all | xbar_stress_all | 9.322m | 1.684ms | 1 | 1 | 100.00 |
| xbar_stress_all_with_error | 8.713m | 1.684ms | 1 | 1 | 100.00 | ||
| V2 | xbar_stress_with_reset | xbar_stress_all_with_rand_reset | 26.905m | 2.771ms | 1 | 1 | 100.00 |
| xbar_stress_all_with_reset_error | 23.088m | 2.777ms | 1 | 1 | 100.00 | ||
| V2 | rom_e2e_smoke | rom_e2e_smoke | 12.038s | 0 | 1 | 0.00 | |
| V2 | rom_e2e_shutdown_output | rom_e2e_shutdown_output | 11.032s | 0 | 1 | 0.00 | |
| V2 | rom_e2e_shutdown_exception_c | rom_e2e_shutdown_exception_c | 12.036s | 0 | 1 | 0.00 | |
| V2 | rom_e2e_boot_policy_valid | rom_e2e_boot_policy_valid_a_good_b_good_test_unlocked0 | 11.040s | 0 | 1 | 0.00 | |
| rom_e2e_boot_policy_valid_a_good_b_good_dev | 11.039s | 0 | 1 | 0.00 | |||
| rom_e2e_boot_policy_valid_a_good_b_good_prod | 11.040s | 0 | 1 | 0.00 | |||
| rom_e2e_boot_policy_valid_a_good_b_good_prod_end | 10.034s | 0 | 1 | 0.00 | |||
| rom_e2e_boot_policy_valid_a_good_b_good_rma | 10.054s | 0 | 1 | 0.00 | |||
| rom_e2e_boot_policy_valid_a_good_b_bad_test_unlocked0 | 10.054s | 0 | 1 | 0.00 | |||
| rom_e2e_boot_policy_valid_a_good_b_bad_dev | 11.058s | 0 | 1 | 0.00 | |||
| rom_e2e_boot_policy_valid_a_good_b_bad_prod | 11.060s | 0 | 1 | 0.00 | |||
| rom_e2e_boot_policy_valid_a_good_b_bad_prod_end | 11.058s | 0 | 1 | 0.00 | |||
| rom_e2e_boot_policy_valid_a_good_b_bad_rma | 10.061s | 0 | 1 | 0.00 | |||
| rom_e2e_boot_policy_valid_a_bad_b_good_test_unlocked0 | 11.060s | 0 | 1 | 0.00 | |||
| rom_e2e_boot_policy_valid_a_bad_b_good_dev | 11.072s | 0 | 1 | 0.00 | |||
| rom_e2e_boot_policy_valid_a_bad_b_good_prod | 10.077s | 0 | 1 | 0.00 | |||
| rom_e2e_boot_policy_valid_a_bad_b_good_prod_end | 10.107s | 0 | 1 | 0.00 | |||
| rom_e2e_boot_policy_valid_a_bad_b_good_rma | 11.149s | 0 | 1 | 0.00 | |||
| V2 | rom_e2e_sigverify_always | rom_e2e_sigverify_always_a_bad_b_bad_test_unlocked0 | 11.153s | 0 | 1 | 0.00 | |
| rom_e2e_sigverify_always_a_bad_b_bad_dev | 16.158s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_always_a_bad_b_bad_prod | 14.152s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_always_a_bad_b_bad_prod_end | 12.146s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_always_a_bad_b_bad_rma | 11.139s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_always_a_bad_b_nothing_test_unlocked0 | 11.146s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_always_a_bad_b_nothing_dev | 11.143s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_always_a_bad_b_nothing_prod | 11.146s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_always_a_bad_b_nothing_prod_end | 11.112s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_always_a_bad_b_nothing_rma | 15.135s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_always_a_nothing_b_bad_test_unlocked0 | 15.105s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_always_a_nothing_b_bad_dev | 15.103s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_always_a_nothing_b_bad_prod | 14.096s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_always_a_nothing_b_bad_prod_end | 11.099s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_always_a_nothing_b_bad_rma | 11.097s | 0 | 1 | 0.00 | |||
| V2 | rom_e2e_asm_init | rom_e2e_asm_init_test_unlocked0 | 11.095s | 0 | 1 | 0.00 | |
| rom_e2e_asm_init_dev | 11.092s | 0 | 1 | 0.00 | |||
| rom_e2e_asm_init_prod | 11.104s | 0 | 1 | 0.00 | |||
| rom_e2e_asm_init_prod_end | 11.102s | 0 | 1 | 0.00 | |||
| rom_e2e_asm_init_rma | 11.108s | 0 | 1 | 0.00 | |||
| V2 | rom_e2e_keymgr_init | rom_e2e_keymgr_init_rom_ext_meas | 10.089s | 0 | 1 | 0.00 | |
| rom_e2e_keymgr_init_rom_ext_no_meas | 10.087s | 0 | 1 | 0.00 | |||
| rom_e2e_keymgr_init_rom_ext_invalid_meas | 10.084s | 0 | 1 | 0.00 | |||
| V2 | rom_e2e_static_critical | rom_e2e_static_critical | 11.095s | 0 | 1 | 0.00 | |
| V2 | TOTAL | 56 | 208 | 26.92 | |||
| V2S | chip_sw_aes_masking_off | chip_sw_aes_masking_off | 11.012s | 0 | 1 | 0.00 | |
| V2S | chip_sw_rv_core_ibex_lockstep_glitch | chip_sw_rv_core_ibex_lockstep_glitch | 3.426m | 3.933ms | 0 | 1 | 0.00 |
| V2S | TOTAL | 0 | 2 | 0.00 | |||
| V3 | chip_rv_dm_perform_debug | rom_e2e_jtag_debug_test_unlocked0 | 11.107s | 0 | 1 | 0.00 | |
| rom_e2e_jtag_debug_dev | 11.101s | 0 | 1 | 0.00 | |||
| rom_e2e_jtag_debug_rma | 10.090s | 0 | 1 | 0.00 | |||
| V3 | chip_sw_rv_dm_access_after_hw_reset | chip_sw_rv_dm_access_after_escalation_reset | 11.031s | 0 | 1 | 0.00 | |
| V3 | chip_sw_plic_alerts | chip_sw_all_escalation_resets | 17.730m | 13.181ms | 1 | 1 | 100.00 |
| V3 | chip_sw_otp_ctrl_vendor_test_csr_access | chip_sw_otp_ctrl_vendor_test_csr_access | 17.084s | 0 | 1 | 0.00 | |
| V3 | chip_sw_otp_ctrl_escalation | chip_sw_otp_ctrl_escalation | 15.230m | 13.189ms | 1 | 1 | 100.00 |
| V3 | chip_sw_coremark | chip_sw_coremark | 11.044s | 0 | 1 | 0.00 | |
| V3 | chip_sw_power_max_load | chip_sw_power_virus | 11.060s | 0 | 1 | 0.00 | |
| V3 | rom_e2e_debug | rom_e2e_jtag_debug_test_unlocked0 | 11.107s | 0 | 1 | 0.00 | |
| rom_e2e_jtag_debug_dev | 11.101s | 0 | 1 | 0.00 | |||
| rom_e2e_jtag_debug_rma | 10.090s | 0 | 1 | 0.00 | |||
| V3 | rom_e2e_jtag_inject | rom_e2e_jtag_inject_test_unlocked0 | 11.097s | 0 | 1 | 0.00 | |
| rom_e2e_jtag_inject_dev | 10.087s | 0 | 1 | 0.00 | |||
| rom_e2e_jtag_inject_rma | 10.084s | 0 | 1 | 0.00 | |||
| V3 | rom_e2e_self_hash | rom_e2e_self_hash | 11.100s | 0 | 1 | 0.00 | |
| V3 | TOTAL | 1 | 12 | 8.33 | |||
| Unmapped tests | chip_sw_rstmgr_rst_cnsty_escalation | 16.738m | 13.182ms | 1 | 1 | 100.00 | |
| chip_sw_dma_inline_hashing | 4.253m | 4.433ms | 1 | 1 | 100.00 | ||
| chip_sw_dma_abort | 3.614m | 4.219ms | 0 | 1 | 0.00 | ||
| rom_e2e_sigverify_mod_exp_test_unlocked0_otbn | 10.081s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_mod_exp_test_unlocked0_sw | 11.097s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_mod_exp_dev_otbn | 10.087s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_mod_exp_dev_sw | 10.087s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_mod_exp_prod_otbn | 10.091s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_mod_exp_prod_sw | 10.088s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_mod_exp_prod_end_otbn | 10.086s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_mod_exp_prod_end_sw | 10.087s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_mod_exp_rma_otbn | 10.085s | 0 | 1 | 0.00 | |||
| rom_e2e_sigverify_mod_exp_rma_sw | 10.083s | 0 | 1 | 0.00 | |||
| chip_sw_mbx_smoketest | 3.615m | 4.351ms | 1 | 1 | 100.00 | ||
| TOTAL | 63 | 248 | 25.40 |
Job returned non-zero exit code has 159 failures:
Test chip_sw_example_rom has 1 failures.
0.chip_sw_example_rom.1
Log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_example_rom/latest/run.log
Target //sw/device/tests:example_test_from_rom_sim_dv failed to build
Use --verbose_failures to see the command lines of failed build steps.
ERROR: Analysis of target '//sw/device/tests:example_test_from_rom_sim_dv' failed; build aborted: Target //sw/device/tests:example_test_from_rom_sim_dv is incompatible and cannot be built, but was explicitly requested.
Dependency chain:
//sw/device/tests:example_test_from_rom_sim_dv (cd133b)
//hw/top_earlgrey/sw/autogen:top_earlgrey (08910b) <-- target platform (//toolchain:opentitan_platform) didn't satisfy constraint @@platforms//:incompatible
INFO: Elapsed time: 228.443s, Critical Path: 0.07s
INFO: 1 process: 1 internal.
ERROR: Build did NOT complete successfully
make: *** [/nightly/runs/opentitan/hw/dv/tools/dvsim/sim.mk:73: sw_build] Error 1
Test chip_sw_example_manufacturer has 1 failures.
0.chip_sw_example_manufacturer.1
Log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_example_manufacturer/latest/run.log
Analyzing: target @@+hooks+manufacturer_test_hooks//:example_test_sim_dv (1 packages loaded, 0 targets configured)
Use --verbose_failures to see the command lines of failed build steps.
ERROR: Analysis of target '@@+hooks+manufacturer_test_hooks//:example_test_sim_dv' failed; build aborted: Target @@+hooks+manufacturer_test_hooks//:example_test_sim_dv is incompatible and cannot be built, but was explicitly requested.
Dependency chain:
@@+hooks+manufacturer_test_hooks//:example_test_sim_dv (cd133b) <-- target platform (//toolchain:opentitan_platform) didn't satisfy constraint @@platforms//:incompatible
INFO: Elapsed time: 228.951s, Critical Path: 0.01s
INFO: 1 process: 1 internal.
ERROR: Build did NOT complete successfully
make: *** [/nightly/runs/opentitan/hw/dv/tools/dvsim/sim.mk:73: sw_build] Error 1
Test chip_sw_data_integrity_escalation has 1 failures.
0.chip_sw_data_integrity_escalation.1
Log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_data_integrity_escalation/latest/run.log
Analyzing: target //sw/device/tests/sim_dv:data_integrity_escalation_reset_test_sim_dv (0 packages loaded, 0 targets configured)
Use --verbose_failures to see the command lines of failed build steps.
ERROR: Analysis of target '//sw/device/tests/sim_dv:data_integrity_escalation_reset_test_sim_dv' failed; build aborted: Target //sw/device/tests/sim_dv:data_integrity_escalation_reset_test_sim_dv is incompatible and cannot be built, but was explicitly requested.
Dependency chain:
//sw/device/tests/sim_dv:data_integrity_escalation_reset_test_sim_dv (cd133b) <-- target platform (//toolchain:opentitan_platform) didn't satisfy constraint @@platforms//:incompatible
INFO: Elapsed time: 233.222s, Critical Path: 0.01s
INFO: 1 process: 1 internal.
ERROR: Build did NOT complete successfully
make: *** [/nightly/runs/opentitan/hw/dv/tools/dvsim/sim.mk:73: sw_build] Error 1
Test chip_sw_sleep_pin_wake has 1 failures.
0.chip_sw_sleep_pin_wake.1
Log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_sleep_pin_wake/latest/run.log
Analyzing: target //sw/device/tests:sleep_pin_wake_test_sim_dv (0 packages loaded, 0 targets configured)
Use --verbose_failures to see the command lines of failed build steps.
ERROR: Analysis of target '//sw/device/tests:sleep_pin_wake_test_sim_dv' failed; build aborted: Target //sw/device/tests:sleep_pin_wake_test_sim_dv is incompatible and cannot be built, but was explicitly requested.
Dependency chain:
//sw/device/tests:sleep_pin_wake_test_sim_dv (cd133b) <-- target platform (//toolchain:opentitan_platform) didn't satisfy constraint @@platforms//:incompatible
INFO: Elapsed time: 231.784s, Critical Path: 0.02s
INFO: 1 process: 1 internal.
ERROR: Build did NOT complete successfully
make: *** [/nightly/runs/opentitan/hw/dv/tools/dvsim/sim.mk:73: sw_build] Error 1
Test chip_sw_sleep_pin_retention has 1 failures.
0.chip_sw_sleep_pin_retention.1
Log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_sleep_pin_retention/latest/run.log
Analyzing: target //sw/device/tests:sleep_pin_retention_test_sim_dv (0 packages loaded, 0 targets configured)
Use --verbose_failures to see the command lines of failed build steps.
ERROR: Analysis of target '//sw/device/tests:sleep_pin_retention_test_sim_dv' failed; build aborted: Target //sw/device/tests:sleep_pin_retention_test_sim_dv is incompatible and cannot be built, but was explicitly requested.
Dependency chain:
//sw/device/tests:sleep_pin_retention_test_sim_dv (cd133b) <-- target platform (//toolchain:opentitan_platform) didn't satisfy constraint @@platforms//:incompatible
INFO: Elapsed time: 226.268s, Critical Path: 0.01s
INFO: 1 process: 1 internal.
ERROR: Build did NOT complete successfully
make: *** [/nightly/runs/opentitan/hw/dv/tools/dvsim/sim.mk:73: sw_build] Error 1
... and 154 more tests.
UVM_FATAL @ * us: (dv_utils_pkg.sv:269) [sw_symbol_get_addr_size] Check failed (ret) Failed to read line from "kJitterEnabled.dat" has 9 failures:
Test chip_sw_aes_enc_jitter_en has 1 failures.
0.chip_sw_aes_enc_jitter_en.1
Line 416, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_aes_enc_jitter_en/latest/run.log
UVM_FATAL @ 10.200001 us: (dv_utils_pkg.sv:269) [sw_symbol_get_addr_size] Check failed (ret) Failed to read line from "kJitterEnabled.dat"
UVM_INFO @ 10.200001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test chip_sw_hmac_enc_jitter_en has 1 failures.
0.chip_sw_hmac_enc_jitter_en.1
Line 426, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_hmac_enc_jitter_en/latest/run.log
UVM_FATAL @ 10.200001 us: (dv_utils_pkg.sv:269) [sw_symbol_get_addr_size] Check failed (ret) Failed to read line from "kJitterEnabled.dat"
UVM_INFO @ 10.200001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test chip_sw_keymgr_dpe_key_derivation_jitter_en has 1 failures.
0.chip_sw_keymgr_dpe_key_derivation_jitter_en.1
Line 430, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_keymgr_dpe_key_derivation_jitter_en/latest/run.log
UVM_FATAL @ 10.200001 us: (dv_utils_pkg.sv:269) [sw_symbol_get_addr_size] Check failed (ret) Failed to read line from "kJitterEnabled.dat"
UVM_INFO @ 10.200001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test chip_sw_kmac_mode_kmac_jitter_en has 1 failures.
0.chip_sw_kmac_mode_kmac_jitter_en.1
Line 416, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_kmac_mode_kmac_jitter_en/latest/run.log
UVM_FATAL @ 10.200001 us: (dv_utils_pkg.sv:269) [sw_symbol_get_addr_size] Check failed (ret) Failed to read line from "kJitterEnabled.dat"
UVM_INFO @ 10.200001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test chip_sw_aes_enc_jitter_en_reduced_freq has 1 failures.
0.chip_sw_aes_enc_jitter_en_reduced_freq.1
Line 419, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_aes_enc_jitter_en_reduced_freq/latest/run.log
UVM_FATAL @ 10.200001 us: (dv_utils_pkg.sv:269) [sw_symbol_get_addr_size] Check failed (ret) Failed to read line from "kJitterEnabled.dat"
UVM_INFO @ 10.200001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
... and 4 more tests.
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[Otp]] file otp_ctrl_img_rma.vmem could not be opened for r mode has 3 failures:
Test chip_csr_bit_bash has 1 failures.
0.chip_csr_bit_bash.1
Line 131, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_csr_bit_bash/latest/run.log
UVM_FATAL @ 0.000000 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[Otp]] file otp_ctrl_img_rma.vmem could not be opened for r mode
UVM_INFO @ 0.000000 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test chip_csr_aliasing has 1 failures.
0.chip_csr_aliasing.1
Line 131, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_csr_aliasing/latest/run.log
UVM_FATAL @ 0.000000 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[Otp]] file otp_ctrl_img_rma.vmem could not be opened for r mode
UVM_INFO @ 0.000000 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test chip_same_csr_outstanding has 1 failures.
0.chip_same_csr_outstanding.1
Line 131, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_same_csr_outstanding/latest/run.log
UVM_FATAL @ 0.000000 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[Otp]] file otp_ctrl_img_rma.vmem could not be opened for r mode
UVM_INFO @ 0.000000 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR @ * us: (chip_sw_keymgr_dpe_key_derivation_vseq.sv:489) [chip_sw_keymgr_dpe_key_derivation_vseq] Check failed keymgr_pkg::KeyWidth'(get_kmac_digest(kmac_key, data_arr)) == act_digest (* [*] vs * [*]) has 2 failures:
Test chip_sw_keymgr_dpe_key_derivation has 1 failures.
0.chip_sw_keymgr_dpe_key_derivation.1
Line 492, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_keymgr_dpe_key_derivation/latest/run.log
UVM_ERROR @ 6500.998888 us: (chip_sw_keymgr_dpe_key_derivation_vseq.sv:489) [uvm_test_top.env.virtual_sequencer.chip_sw_keymgr_dpe_key_derivation_vseq] Check failed keymgr_pkg::KeyWidth'(get_kmac_digest(kmac_key, data_arr)) == act_digest (35842467481214380518335411276204573806028550207660166814059967771080827800830 [0x4f3e1e205f1050694920d9a1ef222e48284f4521b1cba55d0c02e4ff636f0cfe] vs 106217152289308652134023330035928032797740833618967979110430642603755171179141 [0xead4c719ccd0d895ba0de03f4a4bae27fe92d5139f4eedd09d6dca164c076a85])
UVM_INFO @ 6500.998888 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test chip_sw_keymgr_dpe_key_derivation_prod has 1 failures.
0.chip_sw_keymgr_dpe_key_derivation_prod.1
Line 485, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_keymgr_dpe_key_derivation_prod/latest/run.log
UVM_ERROR @ 6500.998888 us: (chip_sw_keymgr_dpe_key_derivation_vseq.sv:489) [uvm_test_top.env.virtual_sequencer.chip_sw_keymgr_dpe_key_derivation_vseq] Check failed keymgr_pkg::KeyWidth'(get_kmac_digest(kmac_key, data_arr)) == act_digest (65037389824968668750297956965749252603657924692343630004884137732330987310609 [0x8fc9dbafa261070ee313afb504a06335e1ad92e68b6201d2107c4d8ad465ce11] vs 21616952410948402469594320362336684688009905973103048433991792115094261290945 [0x2fcac2f06b06b2fe319e2b0aaa00d9db093de8ce6e3926ce23abb3ec8f6757c1])
UVM_INFO @ 6500.998888 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR @ * us: (cip_base_scoreboard.sv:525) [scoreboard] Check failed item.d_error == exp_d_error (* [*] vs * [*]) On interface chip_reg_block, TL item: req: (cip_tl_seq_item@46368) { a_addr: * a_data: * a_mask: * a_size: * a_param: * a_source: * a_opcode: * a_user: * d_param: * d_source: * d_data: * d_size: * d_opcode: * d_error: * d_sink: * d_user: * a_valid_delay: * d_valid_delay: * a_valid_len: * d_valid_len: * req_abort_after_a_valid_len: * rsp_abort_after_d_valid_len: * req_completed: * rsp_completed: * tl_intg_err_type: TlIntgErrNone max_ecc_errors: * } has 2 failures:
Test chip_jtag_csr_rw has 1 failures.
0.chip_jtag_csr_rw.1
Line 6158, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_jtag_csr_rw/latest/run.log
UVM_ERROR @ 3683.408174 us: (cip_base_scoreboard.sv:525) [uvm_test_top.env.scoreboard] Check failed item.d_error == exp_d_error (0 [0x0] vs 1 [0x1]) On interface chip_reg_block, TL item: req: (cip_tl_seq_item@46368) { a_addr: 'h30480000 a_data: 'h1f135537 a_mask: 'hf a_size: 'h2 a_param: 'h0 a_source: 'hd a_opcode: 'h1 a_user: 'h248d9 d_param: 'h0 d_source: 'hd d_data: 'h0 d_size: 'h2 d_opcode: 'h0 d_error: 'h0 d_sink: 'h0 d_user: 'h1caa a_valid_delay: 'h0 d_valid_delay: 'h0 a_valid_len: 'h0 d_valid_len: 'h0 req_abort_after_a_valid_len: 'h0 rsp_abort_after_d_valid_len: 'h0 req_completed: 'h0 rsp_completed: 'h0 tl_intg_err_type: TlIntgErrNone max_ecc_errors: 'h3 }
, unmapped_err: 1, mem_access_err: 0, bus_intg_err: 0, byte_wr_err: 0, csr_size_err: 0, tl_item_err: 0, write_w_instr_type_err: 0, cfg.tl_mem_access_gated: 0 ecc_err: 0
UVM_INFO @ 3683.408174 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test chip_jtag_mem_access has 1 failures.
0.chip_jtag_mem_access.1
Line 6158, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_jtag_mem_access/latest/run.log
UVM_ERROR @ 3683.408174 us: (cip_base_scoreboard.sv:525) [uvm_test_top.env.scoreboard] Check failed item.d_error == exp_d_error (0 [0x0] vs 1 [0x1]) On interface chip_reg_block, TL item: req: (cip_tl_seq_item@46368) { a_addr: 'h30480000 a_data: 'h1f135537 a_mask: 'hf a_size: 'h2 a_param: 'h0 a_source: 'hd a_opcode: 'h1 a_user: 'h248d9 d_param: 'h0 d_source: 'hd d_data: 'h0 d_size: 'h2 d_opcode: 'h0 d_error: 'h0 d_sink: 'h0 d_user: 'h1caa a_valid_delay: 'h0 d_valid_delay: 'h0 a_valid_len: 'h0 d_valid_len: 'h0 req_abort_after_a_valid_len: 'h0 rsp_abort_after_d_valid_len: 'h0 req_completed: 'h0 rsp_completed: 'h0 tl_intg_err_type: TlIntgErrNone max_ecc_errors: 'h3 }
, unmapped_err: 1, mem_access_err: 0, bus_intg_err: 0, byte_wr_err: 0, csr_size_err: 0, tl_item_err: 0, write_w_instr_type_err: 0, cfg.tl_mem_access_gated: 0 ecc_err: 0
UVM_INFO @ 3683.408174 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR @ * us: (sw_logger_if.sv:526) [spi_passthrough_test_sim_dv(sw/device/tests/sim_dv/spi_passthrough_test.c:379)] CHECK-fail: irq == kDtSpiDeviceIrqUploadCmdfifoNotEmpty has 1 failures:
0.chip_sw_spi_device_pass_through_collision.1
Line 485, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_spi_device_pass_through_collision/latest/run.log
UVM_ERROR @ 4183.631448 us: (sw_logger_if.sv:526) [spi_passthrough_test_sim_dv(sw/device/tests/sim_dv/spi_passthrough_test.c:379)] CHECK-fail: irq == kDtSpiDeviceIrqUploadCmdfifoNotEmpty
UVM_INFO @ 4183.631448 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL @ * us: (sw_logger_if.sv:527) [rstmgr_alert_info_test_sim_dv(sw/device/tests/rstmgr_alert_info_test.c:859)] unexpected reset info * has 1 failures:
0.chip_sw_rstmgr_alert_info.1
Line 455, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_rstmgr_alert_info/latest/run.log
UVM_FATAL @ 6530.865576 us: (sw_logger_if.sv:527) [rstmgr_alert_info_test_sim_dv(sw/device/tests/rstmgr_alert_info_test.c:859)] unexpected reset info 20
UVM_INFO @ 6530.865576 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR @ * us: (chip_sw_base_vseq.sv:374) virtual_sequencer [chip_sw_base_vseq] SW TEST TIMED OUT. STATE: SwTestStatusInTest, TIMEOUT = * ns has 1 failures:
0.chip_sw_rstmgr_cpu_info.1
Line 471, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_rstmgr_cpu_info/latest/run.log
UVM_ERROR @ 20026.586846 us: (chip_sw_base_vseq.sv:374) uvm_test_top.env.virtual_sequencer [uvm_test_top.env.virtual_sequencer.chip_sw_base_vseq] SW TEST TIMED OUT. STATE: SwTestStatusInTest, TIMEOUT = 20000000 ns
UVM_INFO @ 20026.586846 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR @ * us: (sw_logger_if.sv:526) [rv_core_ibex_nmi_irq_test_sim_dv(sw/device/tests/rv_core_ibex_nmi_irq_test.c:172)] CHECK-fail: Timed out after * usec (* CPU cycles) waiting for nmi_fired has 1 failures:
0.chip_sw_rv_core_ibex_nmi_irq.1
Line 431, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_rv_core_ibex_nmi_irq/latest/run.log
UVM_ERROR @ 5103.121448 us: (sw_logger_if.sv:526) [rv_core_ibex_nmi_irq_test_sim_dv(sw/device/tests/rv_core_ibex_nmi_irq_test.c:172)] CHECK-fail: Timed out after 1000 usec (100000 CPU cycles) waiting for nmi_fired
UVM_INFO @ 5103.121448 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[RamCtn0]] file kmac_app_rom_test_sim_dv.*.vmem could not be opened for r mode has 1 failures:
0.chip_sw_kmac_app_rom.1
Line 430, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_kmac_app_rom/latest/run.log
UVM_FATAL @ 10.200001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[RamCtn0]] file kmac_app_rom_test_sim_dv.32.vmem could not be opened for r mode
UVM_INFO @ 10.200001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Offending '(tl_h_i[*].a_source[(IDW - *)-:STIDW] == '0)' has 1 failures:
0.chip_tl_errors.1
Line 266, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_tl_errors/latest/run.log
Offending '(tl_h_i[0].a_source[(IDW - 1)-:STIDW] == '0)'
UVM_ERROR @ 3701.965880 us: (tlul_socket_m1.sv:101) [ASSERT FAILED] idInRange
UVM_INFO @ 3701.965880 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Offending '(outstanding_load_resp | outstanding_store_resp)' has 1 failures:
0.chip_sw_rv_core_ibex_lockstep_glitch.1
Line 434, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_rv_core_ibex_lockstep_glitch/latest/run.log
Offending '(outstanding_load_resp | outstanding_store_resp)'
UVM_ERROR @ 3932.881448 us: (ibex_core.sv:1003) [ASSERT FAILED] NoMemResponseWithoutPendingAccess
UVM_INFO @ 3932.881448 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Error-[CNST-CIF] Constraints inconsistency failure has 1 failures:
0.chip_padctrl_attributes.1
Line 312, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_padctrl_attributes/latest/run.log
Error-[CNST-CIF] Constraints inconsistency failure
../src/lowrisc_dv_dv_lib_0/dv_base_test.sv, 95
Constraints are inconsistent and cannot be solved.
Please check the inconsistent constraints being printed above and rewrite
them.
UVM_FATAL @ * us: sequencer [sequencer] Item_done() called with no outstanding requests. Each call to item_done() must be paired with a previous call to get_next_item(). has 1 failures:
0.chip_sw_dma_abort.1
Line 431, in log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.chip_sw_dma_abort/latest/run.log
UVM_FATAL @ 4218.532136 us: uvm_test_top.env.m_spi_device_agents0.sequencer [uvm_test_top.env.m_spi_device_agents0.sequencer] Item_done() called with no outstanding requests. Each call to item_done() must be paired with a previous call to get_next_item().
UVM_INFO @ 4218.532136 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Job timed out after * minutes has 1 failures:
0.xbar_access_same_device_slow_rsp.1
Log /nightly/runs/scratch/master/chip_darjeeling_asic-sim-vcs/0.xbar_access_same_device_slow_rsp/latest/run.log
Job timed out after 60 minutes