35aa874| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | csrng_smoke | 5.000s | 42.039us | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | csrng_csr_hw_reset | 6.000s | 253.643us | 1 | 1 | 100.00 |
| V1 | csr_rw | csrng_csr_rw | 5.000s | 18.358us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | csrng_csr_bit_bash | 19.000s | 732.555us | 1 | 1 | 100.00 |
| V1 | csr_aliasing | csrng_csr_aliasing | 8.000s | 259.250us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | csrng_csr_mem_rw_with_rand_reset | 9.000s | 467.477us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | csrng_csr_rw | 5.000s | 18.358us | 1 | 1 | 100.00 |
| csrng_csr_aliasing | 8.000s | 259.250us | 1 | 1 | 100.00 | ||
| V1 | TOTAL | 6 | 6 | 100.00 | |||
| V2 | interrupts | csrng_intr | 10.000s | 509.638us | 1 | 1 | 100.00 |
| V2 | alerts | csrng_alert | 14.000s | 687.988us | 1 | 1 | 100.00 |
| V2 | err | csrng_err | 5.000s | 45.881us | 1 | 1 | 100.00 |
| V2 | cmds | csrng_cmds | 5.267m | 23.355ms | 1 | 1 | 100.00 |
| V2 | life cycle | csrng_cmds | 5.267m | 23.355ms | 1 | 1 | 100.00 |
| V2 | stress_all | csrng_stress_all | 11.517m | 23.907ms | 1 | 1 | 100.00 |
| V2 | intr_test | csrng_intr_test | 4.000s | 44.548us | 1 | 1 | 100.00 |
| V2 | alert_test | csrng_alert_test | 6.000s | 152.930us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | csrng_tl_errors | 6.000s | 75.578us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | csrng_tl_errors | 6.000s | 75.578us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | csrng_csr_hw_reset | 6.000s | 253.643us | 1 | 1 | 100.00 |
| csrng_csr_rw | 5.000s | 18.358us | 1 | 1 | 100.00 | ||
| csrng_csr_aliasing | 8.000s | 259.250us | 1 | 1 | 100.00 | ||
| csrng_same_csr_outstanding | 6.000s | 153.467us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | csrng_csr_hw_reset | 6.000s | 253.643us | 1 | 1 | 100.00 |
| csrng_csr_rw | 5.000s | 18.358us | 1 | 1 | 100.00 | ||
| csrng_csr_aliasing | 8.000s | 259.250us | 1 | 1 | 100.00 | ||
| csrng_same_csr_outstanding | 6.000s | 153.467us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 9 | 9 | 100.00 | |||
| V2S | tl_intg_err | csrng_sec_cm | 6.000s | 186.239us | 1 | 1 | 100.00 |
| csrng_tl_intg_err | 8.000s | 440.889us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_config_regwen | csrng_regwen | 5.000s | 11.551us | 1 | 1 | 100.00 |
| csrng_csr_rw | 5.000s | 18.358us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_config_mubi | csrng_alert | 14.000s | 687.988us | 1 | 1 | 100.00 |
| V2S | sec_cm_intersig_mubi | csrng_stress_all | 11.517m | 23.907ms | 1 | 1 | 100.00 |
| V2S | sec_cm_main_sm_fsm_sparse | csrng_intr | 10.000s | 509.638us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 45.881us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 186.239us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_update_fsm_sparse | csrng_intr | 10.000s | 509.638us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 45.881us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 186.239us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_blk_enc_fsm_sparse | csrng_intr | 10.000s | 509.638us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 45.881us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 186.239us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_outblk_fsm_sparse | csrng_intr | 10.000s | 509.638us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 45.881us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 186.239us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_gen_cmd_ctr_redun | csrng_intr | 10.000s | 509.638us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 45.881us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 186.239us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_drbg_upd_ctr_redun | csrng_intr | 10.000s | 509.638us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 45.881us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 186.239us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_drbg_gen_ctr_redun | csrng_intr | 10.000s | 509.638us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 45.881us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 186.239us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_ctrl_mubi | csrng_alert | 14.000s | 687.988us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_sm_ctr_local_esc | csrng_intr | 10.000s | 509.638us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 45.881us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_constants_lc_gated | csrng_stress_all | 11.517m | 23.907ms | 1 | 1 | 100.00 |
| V2S | sec_cm_sw_genbits_bus_consistency | csrng_alert | 14.000s | 687.988us | 1 | 1 | 100.00 |
| V2S | sec_cm_tile_link_bus_integrity | csrng_tl_intg_err | 8.000s | 440.889us | 1 | 1 | 100.00 |
| V2S | sec_cm_aes_cipher_fsm_sparse | csrng_intr | 10.000s | 509.638us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 45.881us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 186.239us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_fsm_redun | csrng_intr | 10.000s | 509.638us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 45.881us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_ctrl_sparse | csrng_intr | 10.000s | 509.638us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 45.881us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_fsm_local_esc | csrng_intr | 10.000s | 509.638us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 45.881us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_ctr_redun | csrng_intr | 10.000s | 509.638us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 45.881us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 186.239us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_data_reg_local_esc | csrng_intr | 10.000s | 509.638us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 45.881us | 1 | 1 | 100.00 | ||
| V2S | TOTAL | 3 | 3 | 100.00 | |||
| V3 | stress_all_with_rand_reset | csrng_stress_all_with_rand_reset | 1.067m | 2.716ms | 0 | 1 | 0.00 |
| V3 | TOTAL | 0 | 1 | 0.00 | |||
| TOTAL | 18 | 19 | 94.74 |
UVM_ERROR (cip_base_vseq.sv:929) [csrng_common_vseq] Check failed (!has_outstanding_access()) Waited * cycles to issue a reset with no outstanding accesses. has 1 failures:
0.csrng_stress_all_with_rand_reset.39227580390540015512590733677207344684237609169713047500414376133779504527871
Line 112, in log /nightly/runs/scratch/master/csrng-sim-xcelium/0.csrng_stress_all_with_rand_reset/latest/run.log
UVM_ERROR @ 2715761082 ps: (cip_base_vseq.sv:929) [uvm_test_top.env.virtual_sequencer.csrng_common_vseq] Check failed (!has_outstanding_access()) Waited 10000 cycles to issue a reset with no outstanding accesses.
UVM_INFO @ 2715761082 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---