35aa874| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | rom_ctrl_smoke | 7.970s | 3.265ms | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | rom_ctrl_csr_hw_reset | 7.880s | 707.379us | 1 | 1 | 100.00 |
| V1 | csr_rw | rom_ctrl_csr_rw | 7.450s | 291.453us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | rom_ctrl_csr_bit_bash | 7.930s | 423.762us | 1 | 1 | 100.00 |
| V1 | csr_aliasing | rom_ctrl_csr_aliasing | 6.400s | 217.939us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | rom_ctrl_csr_mem_rw_with_rand_reset | 10.480s | 1.034ms | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | rom_ctrl_csr_rw | 7.450s | 291.453us | 1 | 1 | 100.00 |
| rom_ctrl_csr_aliasing | 6.400s | 217.939us | 1 | 1 | 100.00 | ||
| V1 | mem_walk | rom_ctrl_mem_walk | 6.220s | 212.564us | 1 | 1 | 100.00 |
| V1 | mem_partial_access | rom_ctrl_mem_partial_access | 5.960s | 444.449us | 1 | 1 | 100.00 |
| V1 | TOTAL | 8 | 8 | 100.00 | |||
| V2 | max_throughput_chk | rom_ctrl_max_throughput_chk | 8.150s | 1.099ms | 1 | 1 | 100.00 |
| V2 | stress_all | rom_ctrl_stress_all | 32.210s | 1.110ms | 1 | 1 | 100.00 |
| V2 | kmac_err_chk | rom_ctrl_kmac_err_chk | 14.120s | 2.031ms | 1 | 1 | 100.00 |
| V2 | alert_test | rom_ctrl_alert_test | 6.320s | 214.207us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | rom_ctrl_tl_errors | 10.580s | 556.258us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | rom_ctrl_tl_errors | 10.580s | 556.258us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | rom_ctrl_csr_hw_reset | 7.880s | 707.379us | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 7.450s | 291.453us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 6.400s | 217.939us | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 6.290s | 703.660us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | rom_ctrl_csr_hw_reset | 7.880s | 707.379us | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 7.450s | 291.453us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 6.400s | 217.939us | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 6.290s | 703.660us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 6 | 6 | 100.00 | |||
| V2S | corrupt_sig_fatal_chk | rom_ctrl_corrupt_sig_fatal_chk | 0 | 1 | 0.00 | ||
| V2S | passthru_mem_tl_intg_err | rom_ctrl_passthru_mem_tl_intg_err | 31.660s | 8.637ms | 1 | 1 | 100.00 |
| V2S | tl_intg_err | rom_ctrl_sec_cm | 5.232m | 980.472us | 1 | 1 | 100.00 |
| rom_ctrl_tl_intg_err | 45.700s | 411.403us | 1 | 1 | 100.00 | ||
| V2S | prim_fsm_check | rom_ctrl_sec_cm | 5.232m | 980.472us | 1 | 1 | 100.00 |
| V2S | prim_count_check | rom_ctrl_sec_cm | 5.232m | 980.472us | 1 | 1 | 100.00 |
| V2S | sec_cm_checker_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 0 | 1 | 0.00 | ||
| V2S | sec_cm_checker_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 0 | 1 | 0.00 | ||
| V2S | sec_cm_checker_fsm_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 0 | 1 | 0.00 | ||
| V2S | sec_cm_compare_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 0 | 1 | 0.00 | ||
| V2S | sec_cm_compare_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 0 | 1 | 0.00 | ||
| V2S | sec_cm_compare_ctr_redun | rom_ctrl_sec_cm | 5.232m | 980.472us | 1 | 1 | 100.00 |
| V2S | sec_cm_fsm_sparse | rom_ctrl_sec_cm | 5.232m | 980.472us | 1 | 1 | 100.00 |
| V2S | sec_cm_mem_scramble | rom_ctrl_smoke | 7.970s | 3.265ms | 1 | 1 | 100.00 |
| V2S | sec_cm_mem_digest | rom_ctrl_smoke | 7.970s | 3.265ms | 1 | 1 | 100.00 |
| V2S | sec_cm_intersig_mubi | rom_ctrl_smoke | 7.970s | 3.265ms | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_integrity | rom_ctrl_tl_intg_err | 45.700s | 411.403us | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 0 | 1 | 0.00 | ||
| rom_ctrl_kmac_err_chk | 14.120s | 2.031ms | 1 | 1 | 100.00 | ||
| V2S | sec_cm_mux_mubi | rom_ctrl_corrupt_sig_fatal_chk | 0 | 1 | 0.00 | ||
| V2S | sec_cm_mux_consistency | rom_ctrl_corrupt_sig_fatal_chk | 0 | 1 | 0.00 | ||
| V2S | sec_cm_ctrl_redun | rom_ctrl_corrupt_sig_fatal_chk | 0 | 1 | 0.00 | ||
| V2S | sec_cm_ctrl_mem_integrity | rom_ctrl_passthru_mem_tl_intg_err | 31.660s | 8.637ms | 1 | 1 | 100.00 |
| V2S | sec_cm_tlul_fifo_ctr_redun | rom_ctrl_sec_cm | 5.232m | 980.472us | 1 | 1 | 100.00 |
| V2S | TOTAL | 3 | 4 | 75.00 | |||
| V3 | stress_all_with_rand_reset | rom_ctrl_stress_all_with_rand_reset | 1.161m | 1.760ms | 1 | 1 | 100.00 |
| V3 | TOTAL | 1 | 1 | 100.00 | |||
| TOTAL | 18 | 19 | 94.74 |
Job timed out after * minutes has 1 failures:
0.rom_ctrl_corrupt_sig_fatal_chk.72299657557110781029510193784912359964457767656921183869921952242055604757513
Log /nightly/runs/scratch/master/rom_ctrl_64kB-sim-vcs/0.rom_ctrl_corrupt_sig_fatal_chk/latest/run.log
Job timed out after 60 minutes