3add6b6| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | rom_ctrl_smoke | 6.860s | 1.356ms | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | rom_ctrl_csr_hw_reset | 7.320s | 1.243ms | 1 | 1 | 100.00 |
| V1 | csr_rw | rom_ctrl_csr_rw | 5.340s | 535.448us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | rom_ctrl_csr_bit_bash | 4.250s | 384.587us | 1 | 1 | 100.00 |
| V1 | csr_aliasing | rom_ctrl_csr_aliasing | 5.040s | 580.937us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | rom_ctrl_csr_mem_rw_with_rand_reset | 5.610s | 153.692us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | rom_ctrl_csr_rw | 5.340s | 535.448us | 1 | 1 | 100.00 |
| rom_ctrl_csr_aliasing | 5.040s | 580.937us | 1 | 1 | 100.00 | ||
| V1 | mem_walk | rom_ctrl_mem_walk | 4.250s | 204.878us | 1 | 1 | 100.00 |
| V1 | mem_partial_access | rom_ctrl_mem_partial_access | 4.400s | 288.588us | 1 | 1 | 100.00 |
| V1 | TOTAL | 8 | 8 | 100.00 | |||
| V2 | max_throughput_chk | rom_ctrl_max_throughput_chk | 5.290s | 573.767us | 1 | 1 | 100.00 |
| V2 | stress_all | rom_ctrl_stress_all | 13.280s | 759.697us | 1 | 1 | 100.00 |
| V2 | kmac_err_chk | rom_ctrl_kmac_err_chk | 9.010s | 391.988us | 1 | 1 | 100.00 |
| V2 | alert_test | rom_ctrl_alert_test | 5.460s | 498.483us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | rom_ctrl_tl_errors | 6.210s | 214.698us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | rom_ctrl_tl_errors | 6.210s | 214.698us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | rom_ctrl_csr_hw_reset | 7.320s | 1.243ms | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 5.340s | 535.448us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 5.040s | 580.937us | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 5.840s | 573.805us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | rom_ctrl_csr_hw_reset | 7.320s | 1.243ms | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 5.340s | 535.448us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 5.040s | 580.937us | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 5.840s | 573.805us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 6 | 6 | 100.00 | |||
| V2S | corrupt_sig_fatal_chk | rom_ctrl_corrupt_sig_fatal_chk | 51.150s | 6.438ms | 0 | 1 | 0.00 |
| V2S | passthru_mem_tl_intg_err | rom_ctrl_passthru_mem_tl_intg_err | 20.580s | 5.722ms | 1 | 1 | 100.00 |
| V2S | tl_intg_err | rom_ctrl_sec_cm | 2.978m | 596.941us | 1 | 1 | 100.00 |
| rom_ctrl_tl_intg_err | 42.270s | 308.441us | 1 | 1 | 100.00 | ||
| V2S | prim_fsm_check | rom_ctrl_sec_cm | 2.978m | 596.941us | 1 | 1 | 100.00 |
| V2S | prim_count_check | rom_ctrl_sec_cm | 2.978m | 596.941us | 1 | 1 | 100.00 |
| V2S | sec_cm_checker_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 51.150s | 6.438ms | 0 | 1 | 0.00 |
| V2S | sec_cm_checker_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 51.150s | 6.438ms | 0 | 1 | 0.00 |
| V2S | sec_cm_checker_fsm_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 51.150s | 6.438ms | 0 | 1 | 0.00 |
| V2S | sec_cm_compare_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 51.150s | 6.438ms | 0 | 1 | 0.00 |
| V2S | sec_cm_compare_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 51.150s | 6.438ms | 0 | 1 | 0.00 |
| V2S | sec_cm_compare_ctr_redun | rom_ctrl_sec_cm | 2.978m | 596.941us | 1 | 1 | 100.00 |
| V2S | sec_cm_fsm_sparse | rom_ctrl_sec_cm | 2.978m | 596.941us | 1 | 1 | 100.00 |
| V2S | sec_cm_mem_scramble | rom_ctrl_smoke | 6.860s | 1.356ms | 1 | 1 | 100.00 |
| V2S | sec_cm_mem_digest | rom_ctrl_smoke | 6.860s | 1.356ms | 1 | 1 | 100.00 |
| V2S | sec_cm_intersig_mubi | rom_ctrl_smoke | 6.860s | 1.356ms | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_integrity | rom_ctrl_tl_intg_err | 42.270s | 308.441us | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 51.150s | 6.438ms | 0 | 1 | 0.00 |
| rom_ctrl_kmac_err_chk | 9.010s | 391.988us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_mux_mubi | rom_ctrl_corrupt_sig_fatal_chk | 51.150s | 6.438ms | 0 | 1 | 0.00 |
| V2S | sec_cm_mux_consistency | rom_ctrl_corrupt_sig_fatal_chk | 51.150s | 6.438ms | 0 | 1 | 0.00 |
| V2S | sec_cm_ctrl_redun | rom_ctrl_corrupt_sig_fatal_chk | 51.150s | 6.438ms | 0 | 1 | 0.00 |
| V2S | sec_cm_ctrl_mem_integrity | rom_ctrl_passthru_mem_tl_intg_err | 20.580s | 5.722ms | 1 | 1 | 100.00 |
| V2S | sec_cm_tlul_fifo_ctr_redun | rom_ctrl_sec_cm | 2.978m | 596.941us | 1 | 1 | 100.00 |
| V2S | TOTAL | 3 | 4 | 75.00 | |||
| V3 | stress_all_with_rand_reset | rom_ctrl_stress_all_with_rand_reset | 16.870s | 532.313us | 1 | 1 | 100.00 |
| V3 | TOTAL | 1 | 1 | 100.00 | |||
| TOTAL | 18 | 19 | 94.74 |
UVM_ERROR (cip_base_vseq.sv:695) virtual_sequencer [rom_ctrl_corrupt_sig_fatal_chk_vseq] expect alert:fatal to fire has 1 failures:
0.rom_ctrl_corrupt_sig_fatal_chk.23901476941225855819734419098628777656489664313049655609493279592652431291863
Line 97, in log /nightly/runs/scratch/master/rom_ctrl_32kB-sim-vcs/0.rom_ctrl_corrupt_sig_fatal_chk/latest/run.log
UVM_ERROR @ 6438211673 ps: (cip_base_vseq.sv:695) uvm_test_top.env.virtual_sequencer [uvm_test_top.env.virtual_sequencer.rom_ctrl_corrupt_sig_fatal_chk_vseq] expect alert:fatal to fire
UVM_INFO @ 6438211673 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---