AES/UNMASKED Simulation Results

Thursday May 08 2025 17:04:53 UTC

GitHub Revision: 122442b

Branch: master

Testplan

Simulator: XCELIUM

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 wake_up aes_wake_up 5.000s 58.326us 1 1 100.00
V1 smoke aes_smoke 4.000s 112.104us 1 1 100.00
V1 csr_hw_reset aes_csr_hw_reset 4.000s 54.723us 1 1 100.00
V1 csr_rw aes_csr_rw 4.000s 55.837us 1 1 100.00
V1 csr_bit_bash aes_csr_bit_bash 13.000s 4.700ms 1 1 100.00
V1 csr_aliasing aes_csr_aliasing 4.000s 72.160us 1 1 100.00
V1 csr_mem_rw_with_rand_reset aes_csr_mem_rw_with_rand_reset 5.000s 180.241us 1 1 100.00
V1 regwen_csr_and_corresponding_lockable_csr aes_csr_rw 4.000s 55.837us 1 1 100.00
aes_csr_aliasing 4.000s 72.160us 1 1 100.00
V1 TOTAL 7 7 100.00
V2 algorithm aes_smoke 4.000s 112.104us 1 1 100.00
aes_config_error 4.000s 67.447us 1 1 100.00
aes_stress 5.000s 152.857us 1 1 100.00
V2 key_length aes_smoke 4.000s 112.104us 1 1 100.00
aes_config_error 4.000s 67.447us 1 1 100.00
aes_stress 5.000s 152.857us 1 1 100.00
V2 back2back aes_stress 5.000s 152.857us 1 1 100.00
aes_b2b 6.000s 104.862us 1 1 100.00
V2 backpressure aes_stress 5.000s 152.857us 1 1 100.00
V2 multi_message aes_smoke 4.000s 112.104us 1 1 100.00
aes_config_error 4.000s 67.447us 1 1 100.00
aes_stress 5.000s 152.857us 1 1 100.00
aes_alert_reset 5.000s 128.955us 1 1 100.00
V2 failure_test aes_man_cfg_err 4.000s 70.511us 1 1 100.00
aes_config_error 4.000s 67.447us 1 1 100.00
aes_alert_reset 5.000s 128.955us 1 1 100.00
V2 trigger_clear_test aes_clear 5.000s 157.765us 1 1 100.00
V2 nist_test_vectors aes_nist_vectors 7.000s 113.692us 1 1 100.00
V2 reset_recovery aes_alert_reset 5.000s 128.955us 1 1 100.00
V2 stress aes_stress 5.000s 152.857us 1 1 100.00
V2 sideload aes_stress 5.000s 152.857us 1 1 100.00
aes_sideload 4.000s 81.625us 1 1 100.00
V2 deinitialization aes_deinit 5.000s 213.818us 1 1 100.00
V2 stress_all aes_stress_all 17.000s 777.527us 1 1 100.00
V2 alert_test aes_alert_test 5.000s 93.668us 1 1 100.00
V2 tl_d_oob_addr_access aes_tl_errors 6.000s 136.816us 1 1 100.00
V2 tl_d_illegal_access aes_tl_errors 6.000s 136.816us 1 1 100.00
V2 tl_d_outstanding_access aes_csr_hw_reset 4.000s 54.723us 1 1 100.00
aes_csr_rw 4.000s 55.837us 1 1 100.00
aes_csr_aliasing 4.000s 72.160us 1 1 100.00
aes_same_csr_outstanding 5.000s 80.742us 1 1 100.00
V2 tl_d_partial_access aes_csr_hw_reset 4.000s 54.723us 1 1 100.00
aes_csr_rw 4.000s 55.837us 1 1 100.00
aes_csr_aliasing 4.000s 72.160us 1 1 100.00
aes_same_csr_outstanding 5.000s 80.742us 1 1 100.00
V2 TOTAL 13 13 100.00
V2S reseeding aes_reseed 4.000s 85.025us 1 1 100.00
V2S fault_inject aes_fi 5.000s 129.928us 1 1 100.00
aes_control_fi 4.000s 62.694us 1 1 100.00
aes_cipher_fi 4.000s 51.201us 1 1 100.00
V2S shadow_reg_update_error aes_shadow_reg_errors 4.000s 88.587us 1 1 100.00
V2S shadow_reg_read_clear_staged_value aes_shadow_reg_errors 4.000s 88.587us 1 1 100.00
V2S shadow_reg_storage_error aes_shadow_reg_errors 4.000s 88.587us 1 1 100.00
V2S shadowed_reset_glitch aes_shadow_reg_errors 4.000s 88.587us 1 1 100.00
V2S shadow_reg_update_error_with_csr_rw aes_shadow_reg_errors_with_csr_rw 4.000s 93.810us 1 1 100.00
V2S tl_intg_err aes_sec_cm 5.000s 534.353us 1 1 100.00
aes_tl_intg_err 4.000s 270.186us 1 1 100.00
V2S sec_cm_bus_integrity aes_tl_intg_err 4.000s 270.186us 1 1 100.00
V2S sec_cm_lc_escalate_en_intersig_mubi aes_alert_reset 5.000s 128.955us 1 1 100.00
V2S sec_cm_main_config_shadow aes_shadow_reg_errors 4.000s 88.587us 1 1 100.00
V2S sec_cm_main_config_sparse aes_smoke 4.000s 112.104us 1 1 100.00
aes_stress 5.000s 152.857us 1 1 100.00
aes_alert_reset 5.000s 128.955us 1 1 100.00
aes_core_fi 5.000s 92.126us 1 1 100.00
V2S sec_cm_aux_config_shadow aes_shadow_reg_errors 4.000s 88.587us 1 1 100.00
V2S sec_cm_aux_config_regwen aes_readability 5.000s 219.240us 1 1 100.00
aes_stress 5.000s 152.857us 1 1 100.00
V2S sec_cm_key_sideload aes_stress 5.000s 152.857us 1 1 100.00
aes_sideload 4.000s 81.625us 1 1 100.00
V2S sec_cm_key_sw_unreadable aes_readability 5.000s 219.240us 1 1 100.00
V2S sec_cm_data_reg_sw_unreadable aes_readability 5.000s 219.240us 1 1 100.00
V2S sec_cm_key_sec_wipe aes_readability 5.000s 219.240us 1 1 100.00
V2S sec_cm_iv_config_sec_wipe aes_readability 5.000s 219.240us 1 1 100.00
V2S sec_cm_data_reg_sec_wipe aes_readability 5.000s 219.240us 1 1 100.00
V2S sec_cm_data_reg_key_sca aes_stress 5.000s 152.857us 1 1 100.00
V2S sec_cm_key_masking aes_stress 5.000s 152.857us 1 1 100.00
V2S sec_cm_main_fsm_sparse aes_fi 5.000s 129.928us 1 1 100.00
V2S sec_cm_main_fsm_redun aes_fi 5.000s 129.928us 1 1 100.00
aes_control_fi 4.000s 62.694us 1 1 100.00
aes_cipher_fi 4.000s 51.201us 1 1 100.00
aes_ctr_fi 4.000s 75.067us 1 1 100.00
V2S sec_cm_cipher_fsm_sparse aes_fi 5.000s 129.928us 1 1 100.00
V2S sec_cm_cipher_fsm_redun aes_fi 5.000s 129.928us 1 1 100.00
aes_control_fi 4.000s 62.694us 1 1 100.00
aes_cipher_fi 4.000s 51.201us 1 1 100.00
V2S sec_cm_cipher_ctr_redun aes_cipher_fi 4.000s 51.201us 1 1 100.00
V2S sec_cm_ctr_fsm_sparse aes_fi 5.000s 129.928us 1 1 100.00
V2S sec_cm_ctr_fsm_redun aes_fi 5.000s 129.928us 1 1 100.00
aes_control_fi 4.000s 62.694us 1 1 100.00
aes_ctr_fi 4.000s 75.067us 1 1 100.00
V2S sec_cm_ctrl_sparse aes_fi 5.000s 129.928us 1 1 100.00
aes_control_fi 4.000s 62.694us 1 1 100.00
aes_cipher_fi 4.000s 51.201us 1 1 100.00
aes_ctr_fi 4.000s 75.067us 1 1 100.00
V2S sec_cm_main_fsm_global_esc aes_alert_reset 5.000s 128.955us 1 1 100.00
V2S sec_cm_main_fsm_local_esc aes_fi 5.000s 129.928us 1 1 100.00
aes_control_fi 4.000s 62.694us 1 1 100.00
aes_cipher_fi 4.000s 51.201us 1 1 100.00
aes_ctr_fi 4.000s 75.067us 1 1 100.00
V2S sec_cm_cipher_fsm_local_esc aes_fi 5.000s 129.928us 1 1 100.00
aes_control_fi 4.000s 62.694us 1 1 100.00
aes_cipher_fi 4.000s 51.201us 1 1 100.00
aes_ctr_fi 4.000s 75.067us 1 1 100.00
V2S sec_cm_ctr_fsm_local_esc aes_fi 5.000s 129.928us 1 1 100.00
aes_control_fi 4.000s 62.694us 1 1 100.00
aes_ctr_fi 4.000s 75.067us 1 1 100.00
V2S sec_cm_data_reg_local_esc aes_fi 5.000s 129.928us 1 1 100.00
aes_control_fi 4.000s 62.694us 1 1 100.00
aes_cipher_fi 4.000s 51.201us 1 1 100.00
V2S TOTAL 11 11 100.00
V3 stress_all_with_rand_reset aes_stress_all_with_rand_reset 9.000s 598.387us 0 1 0.00
V3 TOTAL 0 1 0.00
TOTAL 31 32 96.88

Failure Buckets