KEYMGR Simulation Results

Thursday May 22 2025 17:02:03 UTC

GitHub Revision: 601f9c3

Branch: master

Testplan

Simulator: VCS

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 smoke keymgr_smoke 7.140s 2.880ms 1 1 100.00
V1 random keymgr_random 2.810s 67.117us 1 1 100.00
V1 csr_hw_reset keymgr_csr_hw_reset 1.860s 35.729us 1 1 100.00
V1 csr_rw keymgr_csr_rw 2.050s 25.463us 1 1 100.00
V1 csr_bit_bash keymgr_csr_bit_bash 10.570s 880.612us 1 1 100.00
V1 csr_aliasing keymgr_csr_aliasing 4.570s 744.238us 1 1 100.00
V1 csr_mem_rw_with_rand_reset keymgr_csr_mem_rw_with_rand_reset 2.460s 97.070us 1 1 100.00
V1 regwen_csr_and_corresponding_lockable_csr keymgr_csr_rw 2.050s 25.463us 1 1 100.00
keymgr_csr_aliasing 4.570s 744.238us 1 1 100.00
V1 TOTAL 7 7 100.00
V2 cfgen_during_op keymgr_cfg_regwen 10.380s 965.933us 1 1 100.00
V2 sideload keymgr_sideload 3.130s 104.155us 1 1 100.00
keymgr_sideload_kmac 3.010s 177.677us 1 1 100.00
keymgr_sideload_aes 4.220s 879.817us 1 1 100.00
keymgr_sideload_otbn 5.340s 504.471us 1 1 100.00
V2 direct_to_disabled_state keymgr_direct_to_disabled 2.230s 72.965us 1 1 100.00
V2 lc_disable keymgr_lc_disable 3.300s 158.125us 1 1 100.00
V2 kmac_error_response keymgr_kmac_rsp_err 4.150s 144.075us 1 1 100.00
V2 invalid_sw_input keymgr_sw_invalid_input 45.280s 3.711ms 1 1 100.00
V2 invalid_hw_input keymgr_hwsw_invalid_input 3.940s 302.718us 1 1 100.00
V2 sync_async_fault_cross keymgr_sync_async_fault_cross 3.190s 428.454us 1 1 100.00
V2 stress_all keymgr_stress_all 9.800s 491.377us 1 1 100.00
V2 intr_test keymgr_intr_test 1.940s 32.550us 1 1 100.00
V2 alert_test keymgr_alert_test 1.690s 18.178us 1 1 100.00
V2 tl_d_oob_addr_access keymgr_tl_errors 3.060s 392.425us 1 1 100.00
V2 tl_d_illegal_access keymgr_tl_errors 3.060s 392.425us 1 1 100.00
V2 tl_d_outstanding_access keymgr_csr_hw_reset 1.860s 35.729us 1 1 100.00
keymgr_csr_rw 2.050s 25.463us 1 1 100.00
keymgr_csr_aliasing 4.570s 744.238us 1 1 100.00
keymgr_same_csr_outstanding 2.370s 190.031us 1 1 100.00
V2 tl_d_partial_access keymgr_csr_hw_reset 1.860s 35.729us 1 1 100.00
keymgr_csr_rw 2.050s 25.463us 1 1 100.00
keymgr_csr_aliasing 4.570s 744.238us 1 1 100.00
keymgr_same_csr_outstanding 2.370s 190.031us 1 1 100.00
V2 TOTAL 16 16 100.00
V2S sec_cm_additional_check keymgr_sec_cm 9.120s 481.651us 1 1 100.00
V2S tl_intg_err keymgr_sec_cm 9.120s 481.651us 1 1 100.00
keymgr_tl_intg_err 7.340s 428.139us 1 1 100.00
V2S shadow_reg_update_error keymgr_shadow_reg_errors 2.400s 101.897us 1 1 100.00
V2S shadow_reg_read_clear_staged_value keymgr_shadow_reg_errors 2.400s 101.897us 1 1 100.00
V2S shadow_reg_storage_error keymgr_shadow_reg_errors 2.400s 101.897us 1 1 100.00
V2S shadowed_reset_glitch keymgr_shadow_reg_errors 2.400s 101.897us 1 1 100.00
V2S shadow_reg_update_error_with_csr_rw keymgr_shadow_reg_errors_with_csr_rw 5.310s 1.016ms 1 1 100.00
V2S prim_count_check keymgr_sec_cm 9.120s 481.651us 1 1 100.00
V2S prim_fsm_check keymgr_sec_cm 9.120s 481.651us 1 1 100.00
V2S sec_cm_bus_integrity keymgr_tl_intg_err 7.340s 428.139us 1 1 100.00
V2S sec_cm_config_shadow keymgr_shadow_reg_errors 2.400s 101.897us 1 1 100.00
V2S sec_cm_op_config_regwen keymgr_cfg_regwen 10.380s 965.933us 1 1 100.00
V2S sec_cm_reseed_config_regwen keymgr_random 2.810s 67.117us 1 1 100.00
keymgr_csr_rw 2.050s 25.463us 1 1 100.00
V2S sec_cm_sw_binding_config_regwen keymgr_random 2.810s 67.117us 1 1 100.00
keymgr_csr_rw 2.050s 25.463us 1 1 100.00
V2S sec_cm_max_key_ver_config_regwen keymgr_random 2.810s 67.117us 1 1 100.00
keymgr_csr_rw 2.050s 25.463us 1 1 100.00
V2S sec_cm_lc_ctrl_intersig_mubi keymgr_lc_disable 3.300s 158.125us 1 1 100.00
V2S sec_cm_constants_consistency keymgr_hwsw_invalid_input 3.940s 302.718us 1 1 100.00
V2S sec_cm_intersig_consistency keymgr_hwsw_invalid_input 3.940s 302.718us 1 1 100.00
V2S sec_cm_hw_key_sw_noaccess keymgr_random 2.810s 67.117us 1 1 100.00
V2S sec_cm_output_keys_ctrl_redun keymgr_sideload_protect 3.090s 318.381us 1 1 100.00
V2S sec_cm_ctrl_fsm_sparse keymgr_sec_cm 9.120s 481.651us 1 1 100.00
V2S sec_cm_data_fsm_sparse keymgr_sec_cm 9.120s 481.651us 1 1 100.00
V2S sec_cm_ctrl_fsm_local_esc keymgr_sec_cm 9.120s 481.651us 1 1 100.00
V2S sec_cm_ctrl_fsm_consistency keymgr_custom_cm 3.390s 152.431us 1 1 100.00
V2S sec_cm_ctrl_fsm_global_esc keymgr_lc_disable 3.300s 158.125us 1 1 100.00
V2S sec_cm_ctrl_ctr_redun keymgr_sec_cm 9.120s 481.651us 1 1 100.00
V2S sec_cm_kmac_if_fsm_sparse keymgr_sec_cm 9.120s 481.651us 1 1 100.00
V2S sec_cm_kmac_if_ctr_redun keymgr_sec_cm 9.120s 481.651us 1 1 100.00
V2S sec_cm_kmac_if_cmd_ctrl_consistency keymgr_custom_cm 3.390s 152.431us 1 1 100.00
V2S sec_cm_kmac_if_done_ctrl_consistency keymgr_custom_cm 3.390s 152.431us 1 1 100.00
V2S sec_cm_reseed_ctr_redun keymgr_sec_cm 9.120s 481.651us 1 1 100.00
V2S sec_cm_side_load_sel_ctrl_consistency keymgr_custom_cm 3.390s 152.431us 1 1 100.00
V2S sec_cm_sideload_ctrl_fsm_sparse keymgr_sec_cm 9.120s 481.651us 1 1 100.00
V2S sec_cm_ctrl_key_integrity keymgr_custom_cm 3.390s 152.431us 1 1 100.00
V2S TOTAL 6 6 100.00
V3 stress_all_with_rand_reset keymgr_stress_all_with_rand_reset 5.030s 200.193us 0 1 0.00
V3 TOTAL 0 1 0.00
TOTAL 29 30 96.67

Failure Buckets