645424b| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | csrng_smoke | 5.000s | 41.893us | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | csrng_csr_hw_reset | 5.000s | 55.592us | 1 | 1 | 100.00 |
| V1 | csr_rw | csrng_csr_rw | 4.000s | 17.050us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | csrng_csr_bit_bash | 36.000s | 2.160ms | 1 | 1 | 100.00 |
| V1 | csr_aliasing | csrng_csr_aliasing | 7.000s | 31.676us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | csrng_csr_mem_rw_with_rand_reset | 4.000s | 28.923us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | csrng_csr_rw | 4.000s | 17.050us | 1 | 1 | 100.00 |
| csrng_csr_aliasing | 7.000s | 31.676us | 1 | 1 | 100.00 | ||
| V1 | TOTAL | 6 | 6 | 100.00 | |||
| V2 | interrupts | csrng_intr | 6.000s | 177.919us | 1 | 1 | 100.00 |
| V2 | alerts | csrng_alert | 17.000s | 908.388us | 1 | 1 | 100.00 |
| V2 | err | csrng_err | 5.000s | 40.776us | 1 | 1 | 100.00 |
| V2 | cmds | csrng_cmds | 59.000s | 2.046ms | 1 | 1 | 100.00 |
| V2 | life cycle | csrng_cmds | 59.000s | 2.046ms | 1 | 1 | 100.00 |
| V2 | stress_all | csrng_stress_all | 4.200m | 17.963ms | 0 | 1 | 0.00 |
| V2 | intr_test | csrng_intr_test | 5.000s | 16.661us | 1 | 1 | 100.00 |
| V2 | alert_test | csrng_alert_test | 5.000s | 42.715us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | csrng_tl_errors | 8.000s | 114.514us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | csrng_tl_errors | 8.000s | 114.514us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | csrng_csr_hw_reset | 5.000s | 55.592us | 1 | 1 | 100.00 |
| csrng_csr_rw | 4.000s | 17.050us | 1 | 1 | 100.00 | ||
| csrng_csr_aliasing | 7.000s | 31.676us | 1 | 1 | 100.00 | ||
| csrng_same_csr_outstanding | 5.000s | 26.678us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | csrng_csr_hw_reset | 5.000s | 55.592us | 1 | 1 | 100.00 |
| csrng_csr_rw | 4.000s | 17.050us | 1 | 1 | 100.00 | ||
| csrng_csr_aliasing | 7.000s | 31.676us | 1 | 1 | 100.00 | ||
| csrng_same_csr_outstanding | 5.000s | 26.678us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 8 | 9 | 88.89 | |||
| V2S | tl_intg_err | csrng_sec_cm | 7.000s | 277.442us | 1 | 1 | 100.00 |
| csrng_tl_intg_err | 11.000s | 477.494us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_config_regwen | csrng_regwen | 5.000s | 66.804us | 1 | 1 | 100.00 |
| csrng_csr_rw | 4.000s | 17.050us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_config_mubi | csrng_alert | 17.000s | 908.388us | 1 | 1 | 100.00 |
| V2S | sec_cm_intersig_mubi | csrng_stress_all | 4.200m | 17.963ms | 0 | 1 | 0.00 |
| V2S | sec_cm_main_sm_fsm_sparse | csrng_intr | 6.000s | 177.919us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 40.776us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 7.000s | 277.442us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_update_fsm_sparse | csrng_intr | 6.000s | 177.919us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 40.776us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 7.000s | 277.442us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_blk_enc_fsm_sparse | csrng_intr | 6.000s | 177.919us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 40.776us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 7.000s | 277.442us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_outblk_fsm_sparse | csrng_intr | 6.000s | 177.919us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 40.776us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 7.000s | 277.442us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_gen_cmd_ctr_redun | csrng_intr | 6.000s | 177.919us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 40.776us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 7.000s | 277.442us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_drbg_upd_ctr_redun | csrng_intr | 6.000s | 177.919us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 40.776us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 7.000s | 277.442us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_drbg_gen_ctr_redun | csrng_intr | 6.000s | 177.919us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 40.776us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 7.000s | 277.442us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_ctrl_mubi | csrng_alert | 17.000s | 908.388us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_sm_ctr_local_esc | csrng_intr | 6.000s | 177.919us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 40.776us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_constants_lc_gated | csrng_stress_all | 4.200m | 17.963ms | 0 | 1 | 0.00 |
| V2S | sec_cm_sw_genbits_bus_consistency | csrng_alert | 17.000s | 908.388us | 1 | 1 | 100.00 |
| V2S | sec_cm_tile_link_bus_integrity | csrng_tl_intg_err | 11.000s | 477.494us | 1 | 1 | 100.00 |
| V2S | sec_cm_aes_cipher_fsm_sparse | csrng_intr | 6.000s | 177.919us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 40.776us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 7.000s | 277.442us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_fsm_redun | csrng_intr | 6.000s | 177.919us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 40.776us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_ctrl_sparse | csrng_intr | 6.000s | 177.919us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 40.776us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_fsm_local_esc | csrng_intr | 6.000s | 177.919us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 40.776us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_ctr_redun | csrng_intr | 6.000s | 177.919us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 40.776us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 7.000s | 277.442us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_data_reg_local_esc | csrng_intr | 6.000s | 177.919us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 40.776us | 1 | 1 | 100.00 | ||
| V2S | TOTAL | 3 | 3 | 100.00 | |||
| V3 | stress_all_with_rand_reset | csrng_stress_all_with_rand_reset | 26.000s | 1.383ms | 0 | 1 | 0.00 |
| V3 | TOTAL | 0 | 1 | 0.00 | |||
| TOTAL | 17 | 19 | 89.47 |
UVM_ERROR (csrng_scoreboard.sv:166) [scoreboard] Check failed intr_pins[i] === (intr_en[i] & item.d_data[i]) (* [*] vs * [*]) Interrupt_pin: EntropyReq has 1 failures:
0.csrng_stress_all.93649201260675825812539797931780557430086605887665313972143032808919173123890
Line 138, in log /nightly/runs/scratch/master/csrng-sim-xcelium/0.csrng_stress_all/latest/run.log
UVM_ERROR @ 17962849756 ps: (csrng_scoreboard.sv:166) [uvm_test_top.env.scoreboard] Check failed intr_pins[i] === (intr_en[i] & item.d_data[i]) (0x1 [1] vs 0x0 [0]) Interrupt_pin: EntropyReq
UVM_INFO @ 17962849756 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR (cip_base_vseq.sv:929) [csrng_common_vseq] Check failed (!has_outstanding_access()) Waited * cycles to issue a reset with no outstanding accesses. has 1 failures:
0.csrng_stress_all_with_rand_reset.44256824566598008270938789665228408140769026571159819044396716164780179544284
Line 100, in log /nightly/runs/scratch/master/csrng-sim-xcelium/0.csrng_stress_all_with_rand_reset/latest/run.log
UVM_ERROR @ 1382757638 ps: (cip_base_vseq.sv:929) [uvm_test_top.env.virtual_sequencer.csrng_common_vseq] Check failed (!has_outstanding_access()) Waited 10000 cycles to issue a reset with no outstanding accesses.
UVM_INFO @ 1382757638 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---