fa1d963| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | wake_up | aes_wake_up | 4.000s | 56.830us | 1 | 1 | 100.00 |
| V1 | smoke | aes_smoke | 5.000s | 99.055us | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | aes_csr_hw_reset | 4.000s | 62.431us | 1 | 1 | 100.00 |
| V1 | csr_rw | aes_csr_rw | 4.000s | 60.893us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | aes_csr_bit_bash | 9.000s | 1.982ms | 1 | 1 | 100.00 |
| V1 | csr_aliasing | aes_csr_aliasing | 6.000s | 773.231us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | aes_csr_mem_rw_with_rand_reset | 4.000s | 71.704us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | aes_csr_rw | 4.000s | 60.893us | 1 | 1 | 100.00 |
| aes_csr_aliasing | 6.000s | 773.231us | 1 | 1 | 100.00 | ||
| V1 | TOTAL | 7 | 7 | 100.00 | |||
| V2 | algorithm | aes_smoke | 5.000s | 99.055us | 1 | 1 | 100.00 |
| aes_config_error | 5.000s | 102.095us | 1 | 1 | 100.00 | ||
| aes_stress | 5.000s | 84.413us | 1 | 1 | 100.00 | ||
| V2 | key_length | aes_smoke | 5.000s | 99.055us | 1 | 1 | 100.00 |
| aes_config_error | 5.000s | 102.095us | 1 | 1 | 100.00 | ||
| aes_stress | 5.000s | 84.413us | 1 | 1 | 100.00 | ||
| V2 | back2back | aes_stress | 5.000s | 84.413us | 1 | 1 | 100.00 |
| aes_b2b | 9.000s | 219.141us | 1 | 1 | 100.00 | ||
| V2 | backpressure | aes_stress | 5.000s | 84.413us | 1 | 1 | 100.00 |
| V2 | multi_message | aes_smoke | 5.000s | 99.055us | 1 | 1 | 100.00 |
| aes_config_error | 5.000s | 102.095us | 1 | 1 | 100.00 | ||
| aes_stress | 5.000s | 84.413us | 1 | 1 | 100.00 | ||
| aes_alert_reset | 5.000s | 238.618us | 1 | 1 | 100.00 | ||
| V2 | failure_test | aes_man_cfg_err | 5.000s | 113.293us | 1 | 1 | 100.00 |
| aes_config_error | 5.000s | 102.095us | 1 | 1 | 100.00 | ||
| aes_alert_reset | 5.000s | 238.618us | 1 | 1 | 100.00 | ||
| V2 | trigger_clear_test | aes_clear | 5.000s | 81.599us | 1 | 1 | 100.00 |
| V2 | nist_test_vectors | aes_nist_vectors | 6.000s | 655.538us | 1 | 1 | 100.00 |
| V2 | reset_recovery | aes_alert_reset | 5.000s | 238.618us | 1 | 1 | 100.00 |
| V2 | stress | aes_stress | 5.000s | 84.413us | 1 | 1 | 100.00 |
| V2 | sideload | aes_stress | 5.000s | 84.413us | 1 | 1 | 100.00 |
| aes_sideload | 4.000s | 97.577us | 1 | 1 | 100.00 | ||
| V2 | deinitialization | aes_deinit | 5.000s | 158.594us | 1 | 1 | 100.00 |
| V2 | stress_all | aes_stress_all | 16.000s | 2.594ms | 1 | 1 | 100.00 |
| V2 | alert_test | aes_alert_test | 4.000s | 121.695us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | aes_tl_errors | 6.000s | 805.179us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | aes_tl_errors | 6.000s | 805.179us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | aes_csr_hw_reset | 4.000s | 62.431us | 1 | 1 | 100.00 |
| aes_csr_rw | 4.000s | 60.893us | 1 | 1 | 100.00 | ||
| aes_csr_aliasing | 6.000s | 773.231us | 1 | 1 | 100.00 | ||
| aes_same_csr_outstanding | 5.000s | 101.135us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | aes_csr_hw_reset | 4.000s | 62.431us | 1 | 1 | 100.00 |
| aes_csr_rw | 4.000s | 60.893us | 1 | 1 | 100.00 | ||
| aes_csr_aliasing | 6.000s | 773.231us | 1 | 1 | 100.00 | ||
| aes_same_csr_outstanding | 5.000s | 101.135us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 13 | 13 | 100.00 | |||
| V2S | reseeding | aes_reseed | 7.000s | 2.241ms | 1 | 1 | 100.00 |
| V2S | fault_inject | aes_fi | 4.000s | 137.205us | 1 | 1 | 100.00 |
| aes_control_fi | 12.000s | 10.009ms | 0 | 1 | 0.00 | ||
| aes_cipher_fi | 5.000s | 109.415us | 1 | 1 | 100.00 | ||
| V2S | shadow_reg_update_error | aes_shadow_reg_errors | 5.000s | 103.279us | 1 | 1 | 100.00 |
| V2S | shadow_reg_read_clear_staged_value | aes_shadow_reg_errors | 5.000s | 103.279us | 1 | 1 | 100.00 |
| V2S | shadow_reg_storage_error | aes_shadow_reg_errors | 5.000s | 103.279us | 1 | 1 | 100.00 |
| V2S | shadowed_reset_glitch | aes_shadow_reg_errors | 5.000s | 103.279us | 1 | 1 | 100.00 |
| V2S | shadow_reg_update_error_with_csr_rw | aes_shadow_reg_errors_with_csr_rw | 5.000s | 196.726us | 1 | 1 | 100.00 |
| V2S | tl_intg_err | aes_sec_cm | 5.000s | 642.408us | 1 | 1 | 100.00 |
| aes_tl_intg_err | 6.000s | 512.672us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_bus_integrity | aes_tl_intg_err | 6.000s | 512.672us | 1 | 1 | 100.00 |
| V2S | sec_cm_lc_escalate_en_intersig_mubi | aes_alert_reset | 5.000s | 238.618us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_config_shadow | aes_shadow_reg_errors | 5.000s | 103.279us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_config_sparse | aes_smoke | 5.000s | 99.055us | 1 | 1 | 100.00 |
| aes_stress | 5.000s | 84.413us | 1 | 1 | 100.00 | ||
| aes_alert_reset | 5.000s | 238.618us | 1 | 1 | 100.00 | ||
| aes_core_fi | 4.000s | 77.483us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aux_config_shadow | aes_shadow_reg_errors | 5.000s | 103.279us | 1 | 1 | 100.00 |
| V2S | sec_cm_aux_config_regwen | aes_readability | 5.000s | 154.942us | 1 | 1 | 100.00 |
| aes_stress | 5.000s | 84.413us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_key_sideload | aes_stress | 5.000s | 84.413us | 1 | 1 | 100.00 |
| aes_sideload | 4.000s | 97.577us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_key_sw_unreadable | aes_readability | 5.000s | 154.942us | 1 | 1 | 100.00 |
| V2S | sec_cm_data_reg_sw_unreadable | aes_readability | 5.000s | 154.942us | 1 | 1 | 100.00 |
| V2S | sec_cm_key_sec_wipe | aes_readability | 5.000s | 154.942us | 1 | 1 | 100.00 |
| V2S | sec_cm_iv_config_sec_wipe | aes_readability | 5.000s | 154.942us | 1 | 1 | 100.00 |
| V2S | sec_cm_data_reg_sec_wipe | aes_readability | 5.000s | 154.942us | 1 | 1 | 100.00 |
| V2S | sec_cm_data_reg_key_sca | aes_stress | 5.000s | 84.413us | 1 | 1 | 100.00 |
| V2S | sec_cm_key_masking | aes_stress | 5.000s | 84.413us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_fsm_sparse | aes_fi | 4.000s | 137.205us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_fsm_redun | aes_fi | 4.000s | 137.205us | 1 | 1 | 100.00 |
| aes_control_fi | 12.000s | 10.009ms | 0 | 1 | 0.00 | ||
| aes_cipher_fi | 5.000s | 109.415us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 4.000s | 178.802us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_cipher_fsm_sparse | aes_fi | 4.000s | 137.205us | 1 | 1 | 100.00 |
| V2S | sec_cm_cipher_fsm_redun | aes_fi | 4.000s | 137.205us | 1 | 1 | 100.00 |
| aes_control_fi | 12.000s | 10.009ms | 0 | 1 | 0.00 | ||
| aes_cipher_fi | 5.000s | 109.415us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_cipher_ctr_redun | aes_cipher_fi | 5.000s | 109.415us | 1 | 1 | 100.00 |
| V2S | sec_cm_ctr_fsm_sparse | aes_fi | 4.000s | 137.205us | 1 | 1 | 100.00 |
| V2S | sec_cm_ctr_fsm_redun | aes_fi | 4.000s | 137.205us | 1 | 1 | 100.00 |
| aes_control_fi | 12.000s | 10.009ms | 0 | 1 | 0.00 | ||
| aes_ctr_fi | 4.000s | 178.802us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_ctrl_sparse | aes_fi | 4.000s | 137.205us | 1 | 1 | 100.00 |
| aes_control_fi | 12.000s | 10.009ms | 0 | 1 | 0.00 | ||
| aes_cipher_fi | 5.000s | 109.415us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 4.000s | 178.802us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_main_fsm_global_esc | aes_alert_reset | 5.000s | 238.618us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_fsm_local_esc | aes_fi | 4.000s | 137.205us | 1 | 1 | 100.00 |
| aes_control_fi | 12.000s | 10.009ms | 0 | 1 | 0.00 | ||
| aes_cipher_fi | 5.000s | 109.415us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 4.000s | 178.802us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_cipher_fsm_local_esc | aes_fi | 4.000s | 137.205us | 1 | 1 | 100.00 |
| aes_control_fi | 12.000s | 10.009ms | 0 | 1 | 0.00 | ||
| aes_cipher_fi | 5.000s | 109.415us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 4.000s | 178.802us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_ctr_fsm_local_esc | aes_fi | 4.000s | 137.205us | 1 | 1 | 100.00 |
| aes_control_fi | 12.000s | 10.009ms | 0 | 1 | 0.00 | ||
| aes_ctr_fi | 4.000s | 178.802us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_data_reg_local_esc | aes_fi | 4.000s | 137.205us | 1 | 1 | 100.00 |
| aes_control_fi | 12.000s | 10.009ms | 0 | 1 | 0.00 | ||
| aes_cipher_fi | 5.000s | 109.415us | 1 | 1 | 100.00 | ||
| V2S | TOTAL | 10 | 11 | 90.91 | |||
| V3 | stress_all_with_rand_reset | aes_stress_all_with_rand_reset | 4.000s | 11.028us | 0 | 1 | 0.00 |
| V3 | TOTAL | 0 | 1 | 0.00 | |||
| TOTAL | 30 | 32 | 93.75 |
UVM_FATAL (aes_control_fi_vseq.sv:62) [aes_control_fi_vseq] wait timeout occurred! has 1 failures:
0.aes_control_fi.23973109290960946661114710648401695370603637269845548020087428113127834351703
Line 143, in log /nightly/runs/scratch/master/aes_unmasked-sim-xcelium/0.aes_control_fi/latest/run.log
UVM_FATAL @ 10008635408 ps: (aes_control_fi_vseq.sv:62) [uvm_test_top.env.virtual_sequencer.aes_control_fi_vseq] wait timeout occurred!
UVM_INFO @ 10008635408 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL (aes_base_vseq.sv:74) [aes_alert_reset_vseq] Check failed (aes_ctrl_aux[*] == cfg.do_reseed) has 1 failures:
0.aes_stress_all_with_rand_reset.50312800832133708918453912889993308767810330460746679472605619551182259702745
Line 132, in log /nightly/runs/scratch/master/aes_unmasked-sim-xcelium/0.aes_stress_all_with_rand_reset/latest/run.log
UVM_FATAL @ 11028043 ps: (aes_base_vseq.sv:74) [uvm_test_top.env.virtual_sequencer.aes_alert_reset_vseq] Check failed (aes_ctrl_aux[0] == cfg.do_reseed)
UVM_INFO @ 11028043 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---