b69339b| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | sram_ctrl_smoke | 24.860s | 775.598us | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | sram_ctrl_csr_hw_reset | 1.500s | 25.567us | 1 | 1 | 100.00 |
| V1 | csr_rw | sram_ctrl_csr_rw | 1.650s | 13.712us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | sram_ctrl_csr_bit_bash | 2.350s | 283.012us | 1 | 1 | 100.00 |
| V1 | csr_aliasing | sram_ctrl_csr_aliasing | 1.760s | 41.770us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | sram_ctrl_csr_mem_rw_with_rand_reset | 3.520s | 3.803ms | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | sram_ctrl_csr_rw | 1.650s | 13.712us | 1 | 1 | 100.00 |
| sram_ctrl_csr_aliasing | 1.760s | 41.770us | 1 | 1 | 100.00 | ||
| V1 | mem_walk | sram_ctrl_mem_walk | 3.801m | 13.966ms | 1 | 1 | 100.00 |
| V1 | mem_partial_access | sram_ctrl_mem_partial_access | 2.120m | 11.987ms | 1 | 1 | 100.00 |
| V1 | TOTAL | 8 | 8 | 100.00 | |||
| V2 | multiple_keys | sram_ctrl_multiple_keys | 3.435m | 39.461ms | 1 | 1 | 100.00 |
| V2 | stress_pipeline | sram_ctrl_stress_pipeline | 3.432m | 32.563ms | 1 | 1 | 100.00 |
| V2 | bijection | sram_ctrl_bijection | 24.285m | 124.375ms | 1 | 1 | 100.00 |
| V2 | access_during_key_req | sram_ctrl_access_during_key_req | 1.194m | 3.916ms | 1 | 1 | 100.00 |
| V2 | lc_escalation | sram_ctrl_lc_escalation | 37.000s | 8.401ms | 1 | 1 | 100.00 |
| V2 | executable | sram_ctrl_executable | 7.591m | 39.050ms | 1 | 1 | 100.00 |
| V2 | partial_access | sram_ctrl_partial_access | 5.660s | 517.981us | 1 | 1 | 100.00 |
| sram_ctrl_partial_access_b2b | 4.079m | 50.641ms | 1 | 1 | 100.00 | ||
| V2 | max_throughput | sram_ctrl_max_throughput | 49.590s | 787.311us | 1 | 1 | 100.00 |
| sram_ctrl_throughput_w_partial_write | 30.320s | 781.490us | 1 | 1 | 100.00 | ||
| sram_ctrl_throughput_w_readback | 53.050s | 1.807ms | 1 | 1 | 100.00 | ||
| V2 | regwen | sram_ctrl_regwen | 11.685m | 12.912ms | 1 | 1 | 100.00 |
| V2 | ram_cfg | sram_ctrl_ram_cfg | 3.180s | 1.024ms | 1 | 1 | 100.00 |
| V2 | stress_all | sram_ctrl_stress_all | 59.196m | 490.789ms | 1 | 1 | 100.00 |
| V2 | alert_test | sram_ctrl_alert_test | 1.740s | 136.302us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | sram_ctrl_tl_errors | 3.740s | 77.605us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | sram_ctrl_tl_errors | 3.740s | 77.605us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | sram_ctrl_csr_hw_reset | 1.500s | 25.567us | 1 | 1 | 100.00 |
| sram_ctrl_csr_rw | 1.650s | 13.712us | 1 | 1 | 100.00 | ||
| sram_ctrl_csr_aliasing | 1.760s | 41.770us | 1 | 1 | 100.00 | ||
| sram_ctrl_same_csr_outstanding | 1.720s | 23.999us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | sram_ctrl_csr_hw_reset | 1.500s | 25.567us | 1 | 1 | 100.00 |
| sram_ctrl_csr_rw | 1.650s | 13.712us | 1 | 1 | 100.00 | ||
| sram_ctrl_csr_aliasing | 1.760s | 41.770us | 1 | 1 | 100.00 | ||
| sram_ctrl_same_csr_outstanding | 1.720s | 23.999us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 17 | 17 | 100.00 | |||
| V2S | passthru_mem_tl_intg_err | sram_ctrl_passthru_mem_tl_intg_err | 33.230s | 14.397ms | 1 | 1 | 100.00 |
| V2S | tl_intg_err | sram_ctrl_sec_cm | 1.700s | 2.934us | 0 | 1 | 0.00 |
| sram_ctrl_tl_intg_err | 3.740s | 3.795ms | 1 | 1 | 100.00 | ||
| V2S | prim_count_check | sram_ctrl_sec_cm | 1.700s | 2.934us | 0 | 1 | 0.00 |
| V2S | sec_cm_bus_integrity | sram_ctrl_tl_intg_err | 3.740s | 3.795ms | 1 | 1 | 100.00 |
| V2S | sec_cm_ctrl_config_regwen | sram_ctrl_regwen | 11.685m | 12.912ms | 1 | 1 | 100.00 |
| V2S | sec_cm_readback_config_regwen | sram_ctrl_regwen | 11.685m | 12.912ms | 1 | 1 | 100.00 |
| V2S | sec_cm_exec_config_regwen | sram_ctrl_csr_rw | 1.650s | 13.712us | 1 | 1 | 100.00 |
| V2S | sec_cm_exec_config_mubi | sram_ctrl_executable | 7.591m | 39.050ms | 1 | 1 | 100.00 |
| V2S | sec_cm_exec_intersig_mubi | sram_ctrl_executable | 7.591m | 39.050ms | 1 | 1 | 100.00 |
| V2S | sec_cm_lc_hw_debug_en_intersig_mubi | sram_ctrl_executable | 7.591m | 39.050ms | 1 | 1 | 100.00 |
| V2S | sec_cm_lc_escalate_en_intersig_mubi | sram_ctrl_lc_escalation | 37.000s | 8.401ms | 1 | 1 | 100.00 |
| V2S | sec_cm_prim_ram_ctrl_mubi | sram_ctrl_mubi_enc_err | 8.120s | 690.997us | 1 | 1 | 100.00 |
| V2S | sec_cm_mem_integrity | sram_ctrl_passthru_mem_tl_intg_err | 33.230s | 14.397ms | 1 | 1 | 100.00 |
| V2S | sec_cm_mem_readback | sram_ctrl_readback_err | 4.520s | 698.260us | 1 | 1 | 100.00 |
| V2S | sec_cm_mem_scramble | sram_ctrl_smoke | 24.860s | 775.598us | 1 | 1 | 100.00 |
| V2S | sec_cm_addr_scramble | sram_ctrl_smoke | 24.860s | 775.598us | 1 | 1 | 100.00 |
| V2S | sec_cm_instr_bus_lc_gated | sram_ctrl_executable | 7.591m | 39.050ms | 1 | 1 | 100.00 |
| V2S | sec_cm_ram_tl_lc_gate_fsm_sparse | sram_ctrl_sec_cm | 1.700s | 2.934us | 0 | 1 | 0.00 |
| V2S | sec_cm_key_global_esc | sram_ctrl_lc_escalation | 37.000s | 8.401ms | 1 | 1 | 100.00 |
| V2S | sec_cm_key_local_esc | sram_ctrl_sec_cm | 1.700s | 2.934us | 0 | 1 | 0.00 |
| V2S | sec_cm_init_ctr_redun | sram_ctrl_sec_cm | 1.700s | 2.934us | 0 | 1 | 0.00 |
| V2S | sec_cm_scramble_key_sideload | sram_ctrl_smoke | 24.860s | 775.598us | 1 | 1 | 100.00 |
| V2S | sec_cm_tlul_fifo_ctr_redun | sram_ctrl_sec_cm | 1.700s | 2.934us | 0 | 1 | 0.00 |
| V2S | TOTAL | 4 | 5 | 80.00 | |||
| V3 | stress_all_with_rand_reset | sram_ctrl_stress_all_with_rand_reset | 1.227m | 25.607ms | 1 | 1 | 100.00 |
| V3 | TOTAL | 1 | 1 | 100.00 | |||
| TOTAL | 30 | 31 | 96.77 |
UVM_ERROR (csr_utils_pkg.sv:456) [csr_utils_pkg::csr_rd_check.isolation_fork.unnamed$$_*] Check failed obs == exp (* [*] vs * [*]) Regname: sram_ctrl_regs_reg_block.status.init_error reset value: * has 1 failures:
0.sram_ctrl_sec_cm.79936338555049687121947012788828882034341324101097794963701113566147710824319
Line 94, in log /nightly/runs/scratch/master/sram_ctrl_main-sim-vcs/0.sram_ctrl_sec_cm/latest/run.log
UVM_ERROR @ 2934432 ps: (csr_utils_pkg.sv:456) [csr_utils_pkg::csr_rd_check.isolation_fork.unnamed$$_0] Check failed obs == exp (0 [0x0] vs 1 [0x1]) Regname: sram_ctrl_regs_reg_block.status.init_error reset value: 0x0
UVM_INFO @ 2934432 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---