| V1 |
smoke |
rom_ctrl_smoke |
5.260s |
327.019us |
1 |
1 |
100.00 |
| V1 |
csr_hw_reset |
rom_ctrl_csr_hw_reset |
5.050s |
487.719us |
1 |
1 |
100.00 |
| V1 |
csr_rw |
rom_ctrl_csr_rw |
5.320s |
814.454us |
1 |
1 |
100.00 |
| V1 |
csr_bit_bash |
rom_ctrl_csr_bit_bash |
4.780s |
288.107us |
1 |
1 |
100.00 |
| V1 |
csr_aliasing |
rom_ctrl_csr_aliasing |
5.360s |
767.288us |
1 |
1 |
100.00 |
| V1 |
csr_mem_rw_with_rand_reset |
rom_ctrl_csr_mem_rw_with_rand_reset |
4.330s |
250.851us |
1 |
1 |
100.00 |
| V1 |
regwen_csr_and_corresponding_lockable_csr |
rom_ctrl_csr_rw |
5.320s |
814.454us |
1 |
1 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
5.360s |
767.288us |
1 |
1 |
100.00 |
| V1 |
mem_walk |
rom_ctrl_mem_walk |
4.070s |
388.143us |
1 |
1 |
100.00 |
| V1 |
mem_partial_access |
rom_ctrl_mem_partial_access |
4.570s |
1.807ms |
1 |
1 |
100.00 |
| V1 |
|
TOTAL |
|
|
8 |
8 |
100.00 |
| V2 |
max_throughput_chk |
rom_ctrl_max_throughput_chk |
5.760s |
585.223us |
1 |
1 |
100.00 |
| V2 |
stress_all |
rom_ctrl_stress_all |
20.600s |
2.096ms |
1 |
1 |
100.00 |
| V2 |
kmac_err_chk |
rom_ctrl_kmac_err_chk |
8.520s |
310.616us |
1 |
1 |
100.00 |
| V2 |
alert_test |
rom_ctrl_alert_test |
4.410s |
209.250us |
1 |
1 |
100.00 |
| V2 |
tl_d_oob_addr_access |
rom_ctrl_tl_errors |
5.320s |
244.441us |
1 |
1 |
100.00 |
| V2 |
tl_d_illegal_access |
rom_ctrl_tl_errors |
5.320s |
244.441us |
1 |
1 |
100.00 |
| V2 |
tl_d_outstanding_access |
rom_ctrl_csr_hw_reset |
5.050s |
487.719us |
1 |
1 |
100.00 |
|
|
rom_ctrl_csr_rw |
5.320s |
814.454us |
1 |
1 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
5.360s |
767.288us |
1 |
1 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
3.940s |
400.951us |
1 |
1 |
100.00 |
| V2 |
tl_d_partial_access |
rom_ctrl_csr_hw_reset |
5.050s |
487.719us |
1 |
1 |
100.00 |
|
|
rom_ctrl_csr_rw |
5.320s |
814.454us |
1 |
1 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
5.360s |
767.288us |
1 |
1 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
3.940s |
400.951us |
1 |
1 |
100.00 |
| V2 |
|
TOTAL |
|
|
6 |
6 |
100.00 |
| V2S |
corrupt_sig_fatal_chk |
rom_ctrl_corrupt_sig_fatal_chk |
51.110s |
5.743ms |
1 |
1 |
100.00 |
| V2S |
passthru_mem_tl_intg_err |
rom_ctrl_passthru_mem_tl_intg_err |
14.030s |
576.647us |
1 |
1 |
100.00 |
| V2S |
tl_intg_err |
rom_ctrl_sec_cm |
1.576m |
1.318ms |
1 |
1 |
100.00 |
|
|
rom_ctrl_tl_intg_err |
37.950s |
1.411ms |
1 |
1 |
100.00 |
| V2S |
prim_fsm_check |
rom_ctrl_sec_cm |
1.576m |
1.318ms |
1 |
1 |
100.00 |
| V2S |
prim_count_check |
rom_ctrl_sec_cm |
1.576m |
1.318ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_checker_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
51.110s |
5.743ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_checker_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
51.110s |
5.743ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_checker_fsm_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
51.110s |
5.743ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_compare_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
51.110s |
5.743ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_compare_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
51.110s |
5.743ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_compare_ctr_redun |
rom_ctrl_sec_cm |
1.576m |
1.318ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_fsm_sparse |
rom_ctrl_sec_cm |
1.576m |
1.318ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_mem_scramble |
rom_ctrl_smoke |
5.260s |
327.019us |
1 |
1 |
100.00 |
| V2S |
sec_cm_mem_digest |
rom_ctrl_smoke |
5.260s |
327.019us |
1 |
1 |
100.00 |
| V2S |
sec_cm_intersig_mubi |
rom_ctrl_smoke |
5.260s |
327.019us |
1 |
1 |
100.00 |
| V2S |
sec_cm_bus_integrity |
rom_ctrl_tl_intg_err |
37.950s |
1.411ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_bus_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
51.110s |
5.743ms |
1 |
1 |
100.00 |
|
|
rom_ctrl_kmac_err_chk |
8.520s |
310.616us |
1 |
1 |
100.00 |
| V2S |
sec_cm_mux_mubi |
rom_ctrl_corrupt_sig_fatal_chk |
51.110s |
5.743ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_mux_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
51.110s |
5.743ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_ctrl_redun |
rom_ctrl_corrupt_sig_fatal_chk |
51.110s |
5.743ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_ctrl_mem_integrity |
rom_ctrl_passthru_mem_tl_intg_err |
14.030s |
576.647us |
1 |
1 |
100.00 |
| V2S |
sec_cm_tlul_fifo_ctr_redun |
rom_ctrl_sec_cm |
1.576m |
1.318ms |
1 |
1 |
100.00 |
| V2S |
|
TOTAL |
|
|
4 |
4 |
100.00 |
| V3 |
stress_all_with_rand_reset |
rom_ctrl_stress_all_with_rand_reset |
1.405m |
6.959ms |
1 |
1 |
100.00 |
| V3 |
|
TOTAL |
|
|
1 |
1 |
100.00 |
|
|
TOTAL |
|
|
19 |
19 |
100.00 |