KEYMGR Simulation Results

Thursday September 11 2025 16:03:02 UTC

GitHub Revision: 975e648

Branch: master

Testplan

Simulator: VCS

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 smoke keymgr_smoke 1.570s 33.865us 1 1 100.00
V1 random keymgr_random 2.870s 88.122us 1 1 100.00
V1 csr_hw_reset keymgr_csr_hw_reset 0.990s 21.813us 1 1 100.00
V1 csr_rw keymgr_csr_rw 0.870s 104.184us 1 1 100.00
V1 csr_bit_bash keymgr_csr_bit_bash 6.430s 676.625us 1 1 100.00
V1 csr_aliasing keymgr_csr_aliasing 6.910s 1.499ms 1 1 100.00
V1 csr_mem_rw_with_rand_reset keymgr_csr_mem_rw_with_rand_reset 1.000s 338.554us 1 1 100.00
V1 regwen_csr_and_corresponding_lockable_csr keymgr_csr_rw 0.870s 104.184us 1 1 100.00
keymgr_csr_aliasing 6.910s 1.499ms 1 1 100.00
V1 TOTAL 7 7 100.00
V2 cfgen_during_op keymgr_cfg_regwen 2.670s 217.808us 1 1 100.00
V2 sideload keymgr_sideload 3.100s 145.363us 1 1 100.00
keymgr_sideload_kmac 3.660s 1.455ms 1 1 100.00
keymgr_sideload_aes 2.080s 74.830us 1 1 100.00
keymgr_sideload_otbn 2.200s 243.450us 1 1 100.00
V2 direct_to_disabled_state keymgr_direct_to_disabled 8.680s 2.844ms 1 1 100.00
V2 lc_disable keymgr_lc_disable 3.350s 188.019us 1 1 100.00
V2 kmac_error_response keymgr_kmac_rsp_err 2.260s 581.576us 1 1 100.00
V2 invalid_sw_input keymgr_sw_invalid_input 15.580s 3.963ms 1 1 100.00
V2 invalid_hw_input keymgr_hwsw_invalid_input 1.600s 103.598us 1 1 100.00
V2 sync_async_fault_cross keymgr_sync_async_fault_cross 5.990s 1.482ms 1 1 100.00
V2 stress_all keymgr_stress_all 32.530s 7.475ms 1 1 100.00
V2 intr_test keymgr_intr_test 0.630s 8.626us 1 1 100.00
V2 alert_test keymgr_alert_test 0.670s 15.464us 1 1 100.00
V2 tl_d_oob_addr_access keymgr_tl_errors 4.410s 1.869ms 1 1 100.00
V2 tl_d_illegal_access keymgr_tl_errors 4.410s 1.869ms 1 1 100.00
V2 tl_d_outstanding_access keymgr_csr_hw_reset 0.990s 21.813us 1 1 100.00
keymgr_csr_rw 0.870s 104.184us 1 1 100.00
keymgr_csr_aliasing 6.910s 1.499ms 1 1 100.00
keymgr_same_csr_outstanding 2.540s 147.447us 1 1 100.00
V2 tl_d_partial_access keymgr_csr_hw_reset 0.990s 21.813us 1 1 100.00
keymgr_csr_rw 0.870s 104.184us 1 1 100.00
keymgr_csr_aliasing 6.910s 1.499ms 1 1 100.00
keymgr_same_csr_outstanding 2.540s 147.447us 1 1 100.00
V2 TOTAL 16 16 100.00
V2S sec_cm_additional_check keymgr_sec_cm 13.860s 6.080ms 1 1 100.00
V2S tl_intg_err keymgr_sec_cm 13.860s 6.080ms 1 1 100.00
keymgr_tl_intg_err 4.190s 211.308us 1 1 100.00
V2S shadow_reg_update_error keymgr_shadow_reg_errors 1.590s 127.814us 1 1 100.00
V2S shadow_reg_read_clear_staged_value keymgr_shadow_reg_errors 1.590s 127.814us 1 1 100.00
V2S shadow_reg_storage_error keymgr_shadow_reg_errors 1.590s 127.814us 1 1 100.00
V2S shadowed_reset_glitch keymgr_shadow_reg_errors 1.590s 127.814us 1 1 100.00
V2S shadow_reg_update_error_with_csr_rw keymgr_shadow_reg_errors_with_csr_rw 5.790s 796.182us 1 1 100.00
V2S prim_count_check keymgr_sec_cm 13.860s 6.080ms 1 1 100.00
V2S prim_fsm_check keymgr_sec_cm 13.860s 6.080ms 1 1 100.00
V2S sec_cm_bus_integrity keymgr_tl_intg_err 4.190s 211.308us 1 1 100.00
V2S sec_cm_config_shadow keymgr_shadow_reg_errors 1.590s 127.814us 1 1 100.00
V2S sec_cm_op_config_regwen keymgr_cfg_regwen 2.670s 217.808us 1 1 100.00
V2S sec_cm_reseed_config_regwen keymgr_random 2.870s 88.122us 1 1 100.00
keymgr_csr_rw 0.870s 104.184us 1 1 100.00
V2S sec_cm_sw_binding_config_regwen keymgr_random 2.870s 88.122us 1 1 100.00
keymgr_csr_rw 0.870s 104.184us 1 1 100.00
V2S sec_cm_max_key_ver_config_regwen keymgr_random 2.870s 88.122us 1 1 100.00
keymgr_csr_rw 0.870s 104.184us 1 1 100.00
V2S sec_cm_lc_ctrl_intersig_mubi keymgr_lc_disable 3.350s 188.019us 1 1 100.00
V2S sec_cm_constants_consistency keymgr_hwsw_invalid_input 1.600s 103.598us 1 1 100.00
V2S sec_cm_intersig_consistency keymgr_hwsw_invalid_input 1.600s 103.598us 1 1 100.00
V2S sec_cm_hw_key_sw_noaccess keymgr_random 2.870s 88.122us 1 1 100.00
V2S sec_cm_output_keys_ctrl_redun keymgr_sideload_protect 2.270s 814.108us 1 1 100.00
V2S sec_cm_ctrl_fsm_sparse keymgr_sec_cm 13.860s 6.080ms 1 1 100.00
V2S sec_cm_data_fsm_sparse keymgr_sec_cm 13.860s 6.080ms 1 1 100.00
V2S sec_cm_ctrl_fsm_local_esc keymgr_sec_cm 13.860s 6.080ms 1 1 100.00
V2S sec_cm_ctrl_fsm_consistency keymgr_custom_cm 2.140s 87.388us 1 1 100.00
V2S sec_cm_ctrl_fsm_global_esc keymgr_lc_disable 3.350s 188.019us 1 1 100.00
V2S sec_cm_ctrl_ctr_redun keymgr_sec_cm 13.860s 6.080ms 1 1 100.00
V2S sec_cm_kmac_if_fsm_sparse keymgr_sec_cm 13.860s 6.080ms 1 1 100.00
V2S sec_cm_kmac_if_ctr_redun keymgr_sec_cm 13.860s 6.080ms 1 1 100.00
V2S sec_cm_kmac_if_cmd_ctrl_consistency keymgr_custom_cm 2.140s 87.388us 1 1 100.00
V2S sec_cm_kmac_if_done_ctrl_consistency keymgr_custom_cm 2.140s 87.388us 1 1 100.00
V2S sec_cm_reseed_ctr_redun keymgr_sec_cm 13.860s 6.080ms 1 1 100.00
V2S sec_cm_side_load_sel_ctrl_consistency keymgr_custom_cm 2.140s 87.388us 1 1 100.00
V2S sec_cm_sideload_ctrl_fsm_sparse keymgr_sec_cm 13.860s 6.080ms 1 1 100.00
V2S sec_cm_ctrl_key_integrity keymgr_custom_cm 2.140s 87.388us 1 1 100.00
V2S TOTAL 6 6 100.00
V3 stress_all_with_rand_reset keymgr_stress_all_with_rand_reset 14.490s 521.431us 1 1 100.00
V3 TOTAL 1 1 100.00
TOTAL 30 30 100.00