4330c70| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | wake_up | aes_wake_up | 1.000s | 75.425us | 1 | 1 | 100.00 |
| V1 | smoke | aes_smoke | 33.000s | 0 | 1 | 0.00 | |
| V1 | csr_hw_reset | aes_csr_hw_reset | 34.000s | 0 | 1 | 0.00 | |
| V1 | csr_rw | aes_csr_rw | 46.000s | 0 | 1 | 0.00 | |
| V1 | csr_bit_bash | aes_csr_bit_bash | 29.000s | 0 | 1 | 0.00 | |
| V1 | csr_aliasing | aes_csr_aliasing | 20.000s | 0 | 1 | 0.00 | |
| V1 | csr_mem_rw_with_rand_reset | aes_csr_mem_rw_with_rand_reset | 29.000s | 0 | 1 | 0.00 | |
| V1 | regwen_csr_and_corresponding_lockable_csr | aes_csr_rw | 46.000s | 0 | 1 | 0.00 | |
| aes_csr_aliasing | 20.000s | 0 | 1 | 0.00 | |||
| V1 | TOTAL | 1 | 7 | 14.29 | |||
| V2 | algorithm | aes_smoke | 33.000s | 0 | 1 | 0.00 | |
| aes_config_error | 29.000s | 0 | 1 | 0.00 | |||
| aes_stress | 33.000s | 0 | 1 | 0.00 | |||
| V2 | key_length | aes_smoke | 33.000s | 0 | 1 | 0.00 | |
| aes_config_error | 29.000s | 0 | 1 | 0.00 | |||
| aes_stress | 33.000s | 0 | 1 | 0.00 | |||
| V2 | back2back | aes_stress | 33.000s | 0 | 1 | 0.00 | |
| aes_b2b | 50.000s | 0 | 1 | 0.00 | |||
| V2 | backpressure | aes_stress | 33.000s | 0 | 1 | 0.00 | |
| V2 | multi_message | aes_smoke | 33.000s | 0 | 1 | 0.00 | |
| aes_config_error | 29.000s | 0 | 1 | 0.00 | |||
| aes_stress | 33.000s | 0 | 1 | 0.00 | |||
| aes_alert_reset | 21.000s | 0 | 1 | 0.00 | |||
| V2 | failure_test | aes_man_cfg_err | 29.000s | 0 | 1 | 0.00 | |
| aes_config_error | 29.000s | 0 | 1 | 0.00 | |||
| aes_alert_reset | 21.000s | 0 | 1 | 0.00 | |||
| V2 | trigger_clear_test | aes_clear | 21.000s | 0 | 1 | 0.00 | |
| V2 | nist_test_vectors | aes_nist_vectors | 34.000s | 0 | 1 | 0.00 | |
| V2 | reset_recovery | aes_alert_reset | 21.000s | 0 | 1 | 0.00 | |
| V2 | stress | aes_stress | 33.000s | 0 | 1 | 0.00 | |
| V2 | sideload | aes_stress | 33.000s | 0 | 1 | 0.00 | |
| aes_sideload | 38.000s | 0 | 1 | 0.00 | |||
| V2 | deinitialization | aes_deinit | 30.000s | 0 | 1 | 0.00 | |
| V2 | stress_all | aes_stress_all | 38.000s | 0 | 1 | 0.00 | |
| V2 | alert_test | aes_alert_test | 43.000s | 0 | 1 | 0.00 | |
| V2 | tl_d_oob_addr_access | aes_tl_errors | 21.000s | 0 | 1 | 0.00 | |
| V2 | tl_d_illegal_access | aes_tl_errors | 21.000s | 0 | 1 | 0.00 | |
| V2 | tl_d_outstanding_access | aes_csr_hw_reset | 34.000s | 0 | 1 | 0.00 | |
| aes_csr_rw | 46.000s | 0 | 1 | 0.00 | |||
| aes_csr_aliasing | 20.000s | 0 | 1 | 0.00 | |||
| aes_same_csr_outstanding | 34.000s | 0 | 1 | 0.00 | |||
| V2 | tl_d_partial_access | aes_csr_hw_reset | 34.000s | 0 | 1 | 0.00 | |
| aes_csr_rw | 46.000s | 0 | 1 | 0.00 | |||
| aes_csr_aliasing | 20.000s | 0 | 1 | 0.00 | |||
| aes_same_csr_outstanding | 34.000s | 0 | 1 | 0.00 | |||
| V2 | TOTAL | 0 | 13 | 0.00 | |||
| V2S | reseeding | aes_reseed | 33.000s | 0 | 1 | 0.00 | |
| V2S | fault_inject | aes_fi | 42.000s | 0 | 1 | 0.00 | |
| aes_control_fi | 17.000s | 0 | 1 | 0.00 | |||
| aes_cipher_fi | 26.000s | 0 | 1 | 0.00 | |||
| V2S | shadow_reg_update_error | aes_shadow_reg_errors | 22.000s | 0 | 1 | 0.00 | |
| V2S | shadow_reg_read_clear_staged_value | aes_shadow_reg_errors | 22.000s | 0 | 1 | 0.00 | |
| V2S | shadow_reg_storage_error | aes_shadow_reg_errors | 22.000s | 0 | 1 | 0.00 | |
| V2S | shadowed_reset_glitch | aes_shadow_reg_errors | 22.000s | 0 | 1 | 0.00 | |
| V2S | shadow_reg_update_error_with_csr_rw | aes_shadow_reg_errors_with_csr_rw | 26.000s | 0 | 1 | 0.00 | |
| V2S | tl_intg_err | aes_sec_cm | 21.000s | 0 | 1 | 0.00 | |
| aes_tl_intg_err | 20.000s | 0 | 1 | 0.00 | |||
| V2S | sec_cm_bus_integrity | aes_tl_intg_err | 20.000s | 0 | 1 | 0.00 | |
| V2S | sec_cm_lc_escalate_en_intersig_mubi | aes_alert_reset | 21.000s | 0 | 1 | 0.00 | |
| V2S | sec_cm_main_config_shadow | aes_shadow_reg_errors | 22.000s | 0 | 1 | 0.00 | |
| V2S | sec_cm_main_config_sparse | aes_smoke | 33.000s | 0 | 1 | 0.00 | |
| aes_stress | 33.000s | 0 | 1 | 0.00 | |||
| aes_alert_reset | 21.000s | 0 | 1 | 0.00 | |||
| aes_core_fi | 21.000s | 0 | 1 | 0.00 | |||
| V2S | sec_cm_aux_config_shadow | aes_shadow_reg_errors | 22.000s | 0 | 1 | 0.00 | |
| V2S | sec_cm_aux_config_regwen | aes_readability | 34.000s | 0 | 1 | 0.00 | |
| aes_stress | 33.000s | 0 | 1 | 0.00 | |||
| V2S | sec_cm_key_sideload | aes_stress | 33.000s | 0 | 1 | 0.00 | |
| aes_sideload | 38.000s | 0 | 1 | 0.00 | |||
| V2S | sec_cm_key_sw_unreadable | aes_readability | 34.000s | 0 | 1 | 0.00 | |
| V2S | sec_cm_data_reg_sw_unreadable | aes_readability | 34.000s | 0 | 1 | 0.00 | |
| V2S | sec_cm_key_sec_wipe | aes_readability | 34.000s | 0 | 1 | 0.00 | |
| V2S | sec_cm_iv_config_sec_wipe | aes_readability | 34.000s | 0 | 1 | 0.00 | |
| V2S | sec_cm_data_reg_sec_wipe | aes_readability | 34.000s | 0 | 1 | 0.00 | |
| V2S | sec_cm_data_reg_key_sca | aes_stress | 33.000s | 0 | 1 | 0.00 | |
| V2S | sec_cm_key_masking | aes_stress | 33.000s | 0 | 1 | 0.00 | |
| V2S | sec_cm_main_fsm_sparse | aes_fi | 42.000s | 0 | 1 | 0.00 | |
| V2S | sec_cm_main_fsm_redun | aes_fi | 42.000s | 0 | 1 | 0.00 | |
| aes_control_fi | 17.000s | 0 | 1 | 0.00 | |||
| aes_cipher_fi | 26.000s | 0 | 1 | 0.00 | |||
| aes_ctr_fi | 30.000s | 0 | 1 | 0.00 | |||
| V2S | sec_cm_cipher_fsm_sparse | aes_fi | 42.000s | 0 | 1 | 0.00 | |
| V2S | sec_cm_cipher_fsm_redun | aes_fi | 42.000s | 0 | 1 | 0.00 | |
| aes_control_fi | 17.000s | 0 | 1 | 0.00 | |||
| aes_cipher_fi | 26.000s | 0 | 1 | 0.00 | |||
| V2S | sec_cm_cipher_ctr_redun | aes_cipher_fi | 26.000s | 0 | 1 | 0.00 | |
| V2S | sec_cm_ctr_fsm_sparse | aes_fi | 42.000s | 0 | 1 | 0.00 | |
| V2S | sec_cm_ctr_fsm_redun | aes_fi | 42.000s | 0 | 1 | 0.00 | |
| aes_control_fi | 17.000s | 0 | 1 | 0.00 | |||
| aes_ctr_fi | 30.000s | 0 | 1 | 0.00 | |||
| V2S | sec_cm_ctrl_sparse | aes_fi | 42.000s | 0 | 1 | 0.00 | |
| aes_control_fi | 17.000s | 0 | 1 | 0.00 | |||
| aes_cipher_fi | 26.000s | 0 | 1 | 0.00 | |||
| aes_ctr_fi | 30.000s | 0 | 1 | 0.00 | |||
| V2S | sec_cm_main_fsm_global_esc | aes_alert_reset | 21.000s | 0 | 1 | 0.00 | |
| V2S | sec_cm_main_fsm_local_esc | aes_fi | 42.000s | 0 | 1 | 0.00 | |
| aes_control_fi | 17.000s | 0 | 1 | 0.00 | |||
| aes_cipher_fi | 26.000s | 0 | 1 | 0.00 | |||
| aes_ctr_fi | 30.000s | 0 | 1 | 0.00 | |||
| V2S | sec_cm_cipher_fsm_local_esc | aes_fi | 42.000s | 0 | 1 | 0.00 | |
| aes_control_fi | 17.000s | 0 | 1 | 0.00 | |||
| aes_cipher_fi | 26.000s | 0 | 1 | 0.00 | |||
| aes_ctr_fi | 30.000s | 0 | 1 | 0.00 | |||
| V2S | sec_cm_ctr_fsm_local_esc | aes_fi | 42.000s | 0 | 1 | 0.00 | |
| aes_control_fi | 17.000s | 0 | 1 | 0.00 | |||
| aes_ctr_fi | 30.000s | 0 | 1 | 0.00 | |||
| V2S | sec_cm_data_reg_local_esc | aes_fi | 42.000s | 0 | 1 | 0.00 | |
| aes_control_fi | 17.000s | 0 | 1 | 0.00 | |||
| aes_cipher_fi | 26.000s | 0 | 1 | 0.00 | |||
| V2S | TOTAL | 0 | 11 | 0.00 | |||
| V3 | stress_all_with_rand_reset | aes_stress_all_with_rand_reset | 32.000s | 0 | 1 | 0.00 | |
| V3 | TOTAL | 0 | 1 | 0.00 | |||
| TOTAL | 1 | 32 | 3.12 |
Job returned non-zero exit code has 31 failures:
Test aes_nist_vectors has 1 failures.
0.aes_nist_vectors.376888000564659670269064563180912801845417837738589124922783850941319988152
Log /nightly/current_run/scratch/master/aes_masked-sim-xcelium/0.aes_nist_vectors/latest/run.log
Trying to check out license...
Xcelium_Single_Core 24.00 - Failed
Xcelium_Safety_Sim 24.00 - Failed
Xcelium_Safety 24.00 - Failed
Xcelium_Multi_Core 24.00 - Failed
Xcelium_For_Partners 24.00 - Failed
xmsim: *F,NOLICN: Unable to checkout license for the simulation. 'lic_error LMF-03096'.
TOOL: xrun(64) 24.03-s007: Exiting on Sep 23, 2025 at 16:18:21 UTC (total: 00:00:34)
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:186: simulate] Error 2
Test aes_deinit has 1 failures.
0.aes_deinit.27521427583936349256287120983707501287077756031046272185007728216982846751897
Log /nightly/current_run/scratch/master/aes_masked-sim-xcelium/0.aes_deinit/latest/run.log
Trying to check out license...
Xcelium_Single_Core 24.00 - Failed
Xcelium_Safety_Sim 24.00 - Failed
Xcelium_Safety 24.00 - Failed
Xcelium_Multi_Core 24.00 - Failed
Xcelium_For_Partners 24.00 - Failed
xmsim: *F,NOLICN: Unable to checkout license for the simulation. 'lic_error LMF-03096'.
TOOL: xrun(64) 24.03-s007: Exiting on Sep 23, 2025 at 16:18:17 UTC (total: 00:00:30)
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:186: simulate] Error 2
Test aes_man_cfg_err has 1 failures.
0.aes_man_cfg_err.51262785694795206838339961524116475894749262304826497602776967989695130601315
Log /nightly/current_run/scratch/master/aes_masked-sim-xcelium/0.aes_man_cfg_err/latest/run.log
Trying to check out license...
Xcelium_Single_Core 24.00 - Failed
Xcelium_Safety_Sim 24.00 - Failed
Xcelium_Safety 24.00 - Failed
Xcelium_Multi_Core 24.00 - Failed
Xcelium_For_Partners 24.00 - Failed
xmsim: *F,NOLICN: Unable to checkout license for the simulation. 'lic_error LMF-03096'.
TOOL: xrun(64) 24.03-s007: Exiting on Sep 23, 2025 at 16:18:17 UTC (total: 00:00:29)
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:186: simulate] Error 2
Test aes_readability has 1 failures.
0.aes_readability.8133562531483765587396887177001965141807137853045971026606538283874680536471
Log /nightly/current_run/scratch/master/aes_masked-sim-xcelium/0.aes_readability/latest/run.log
Trying to check out license...
Xcelium_Single_Core 24.00 - Failed
Xcelium_Safety_Sim 24.00 - Failed
Xcelium_Safety 24.00 - Failed
Xcelium_Multi_Core 24.00 - Failed
Xcelium_For_Partners 24.00 - Failed
xmsim: *F,NOLICN: Unable to checkout license for the simulation. 'lic_error LMF-03096'.
TOOL: xrun(64) 24.03-s007: Exiting on Sep 23, 2025 at 16:18:22 UTC (total: 00:00:34)
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:186: simulate] Error 2
Test aes_smoke has 1 failures.
0.aes_smoke.102658312244045743592818335967152843560928915514384785862074918936347132580845
Log /nightly/current_run/scratch/master/aes_masked-sim-xcelium/0.aes_smoke/latest/run.log
Trying to check out license...
Xcelium_Single_Core 24.00 - Failed
Xcelium_Safety_Sim 24.00 - Failed
Xcelium_Safety 24.00 - Failed
Xcelium_Multi_Core 24.00 - Failed
Xcelium_For_Partners 24.00 - Failed
xmsim: *F,NOLICN: Unable to checkout license for the simulation. 'lic_error LMF-03096'.
TOOL: xrun(64) 24.03-s007: Exiting on Sep 23, 2025 at 16:18:22 UTC (total: 00:00:33)
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:186: simulate] Error 2
... and 26 more tests.