8780efb| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | wake_up | aes_wake_up | 2.000s | 60.550us | 1 | 1 | 100.00 |
| V1 | smoke | aes_smoke | 2.000s | 93.610us | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | aes_csr_hw_reset | 2.000s | 169.837us | 1 | 1 | 100.00 |
| V1 | csr_rw | aes_csr_rw | 1.000s | 67.564us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | aes_csr_bit_bash | 5.000s | 996.284us | 1 | 1 | 100.00 |
| V1 | csr_aliasing | aes_csr_aliasing | 2.000s | 838.952us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | aes_csr_mem_rw_with_rand_reset | 2.000s | 77.612us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | aes_csr_rw | 1.000s | 67.564us | 1 | 1 | 100.00 |
| aes_csr_aliasing | 2.000s | 838.952us | 1 | 1 | 100.00 | ||
| V1 | TOTAL | 7 | 7 | 100.00 | |||
| V2 | algorithm | aes_smoke | 2.000s | 93.610us | 1 | 1 | 100.00 |
| aes_config_error | 3.000s | 312.534us | 1 | 1 | 100.00 | ||
| aes_stress | 2.000s | 90.117us | 1 | 1 | 100.00 | ||
| V2 | key_length | aes_smoke | 2.000s | 93.610us | 1 | 1 | 100.00 |
| aes_config_error | 3.000s | 312.534us | 1 | 1 | 100.00 | ||
| aes_stress | 2.000s | 90.117us | 1 | 1 | 100.00 | ||
| V2 | back2back | aes_stress | 2.000s | 90.117us | 1 | 1 | 100.00 |
| aes_b2b | 3.000s | 168.304us | 1 | 1 | 100.00 | ||
| V2 | backpressure | aes_stress | 2.000s | 90.117us | 1 | 1 | 100.00 |
| V2 | multi_message | aes_smoke | 2.000s | 93.610us | 1 | 1 | 100.00 |
| aes_config_error | 3.000s | 312.534us | 1 | 1 | 100.00 | ||
| aes_stress | 2.000s | 90.117us | 1 | 1 | 100.00 | ||
| aes_alert_reset | 2.000s | 64.711us | 1 | 1 | 100.00 | ||
| V2 | failure_test | aes_man_cfg_err | 2.000s | 264.570us | 1 | 1 | 100.00 |
| aes_config_error | 3.000s | 312.534us | 1 | 1 | 100.00 | ||
| aes_alert_reset | 2.000s | 64.711us | 1 | 1 | 100.00 | ||
| V2 | trigger_clear_test | aes_clear | 3.000s | 98.306us | 1 | 1 | 100.00 |
| V2 | nist_test_vectors | aes_nist_vectors | 4.000s | 210.989us | 1 | 1 | 100.00 |
| V2 | reset_recovery | aes_alert_reset | 2.000s | 64.711us | 1 | 1 | 100.00 |
| V2 | stress | aes_stress | 2.000s | 90.117us | 1 | 1 | 100.00 |
| V2 | sideload | aes_stress | 2.000s | 90.117us | 1 | 1 | 100.00 |
| aes_sideload | 3.000s | 69.288us | 1 | 1 | 100.00 | ||
| V2 | deinitialization | aes_deinit | 3.000s | 148.418us | 1 | 1 | 100.00 |
| V2 | stress_all | aes_stress_all | 25.000s | 1.624ms | 1 | 1 | 100.00 |
| V2 | alert_test | aes_alert_test | 2.000s | 57.899us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | aes_tl_errors | 2.000s | 85.088us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | aes_tl_errors | 2.000s | 85.088us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | aes_csr_hw_reset | 2.000s | 169.837us | 1 | 1 | 100.00 |
| aes_csr_rw | 1.000s | 67.564us | 1 | 1 | 100.00 | ||
| aes_csr_aliasing | 2.000s | 838.952us | 1 | 1 | 100.00 | ||
| aes_same_csr_outstanding | 2.000s | 107.142us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | aes_csr_hw_reset | 2.000s | 169.837us | 1 | 1 | 100.00 |
| aes_csr_rw | 1.000s | 67.564us | 1 | 1 | 100.00 | ||
| aes_csr_aliasing | 2.000s | 838.952us | 1 | 1 | 100.00 | ||
| aes_same_csr_outstanding | 2.000s | 107.142us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 13 | 13 | 100.00 | |||
| V2S | reseeding | aes_reseed | 2.000s | 59.644us | 1 | 1 | 100.00 |
| V2S | fault_inject | aes_fi | 3.000s | 113.599us | 1 | 1 | 100.00 |
| aes_control_fi | 26.000s | 10.004ms | 0 | 1 | 0.00 | ||
| aes_cipher_fi | 2.000s | 78.023us | 1 | 1 | 100.00 | ||
| V2S | shadow_reg_update_error | aes_shadow_reg_errors | 2.000s | 154.991us | 1 | 1 | 100.00 |
| V2S | shadow_reg_read_clear_staged_value | aes_shadow_reg_errors | 2.000s | 154.991us | 1 | 1 | 100.00 |
| V2S | shadow_reg_storage_error | aes_shadow_reg_errors | 2.000s | 154.991us | 1 | 1 | 100.00 |
| V2S | shadowed_reset_glitch | aes_shadow_reg_errors | 2.000s | 154.991us | 1 | 1 | 100.00 |
| V2S | shadow_reg_update_error_with_csr_rw | aes_shadow_reg_errors_with_csr_rw | 2.000s | 137.981us | 1 | 1 | 100.00 |
| V2S | tl_intg_err | aes_sec_cm | 3.000s | 492.559us | 1 | 1 | 100.00 |
| aes_tl_intg_err | 2.000s | 214.817us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_bus_integrity | aes_tl_intg_err | 2.000s | 214.817us | 1 | 1 | 100.00 |
| V2S | sec_cm_lc_escalate_en_intersig_mubi | aes_alert_reset | 2.000s | 64.711us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_config_shadow | aes_shadow_reg_errors | 2.000s | 154.991us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_config_sparse | aes_smoke | 2.000s | 93.610us | 1 | 1 | 100.00 |
| aes_stress | 2.000s | 90.117us | 1 | 1 | 100.00 | ||
| aes_alert_reset | 2.000s | 64.711us | 1 | 1 | 100.00 | ||
| aes_core_fi | 2.000s | 102.285us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aux_config_shadow | aes_shadow_reg_errors | 2.000s | 154.991us | 1 | 1 | 100.00 |
| V2S | sec_cm_aux_config_regwen | aes_readability | 2.000s | 58.227us | 1 | 1 | 100.00 |
| aes_stress | 2.000s | 90.117us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_key_sideload | aes_stress | 2.000s | 90.117us | 1 | 1 | 100.00 |
| aes_sideload | 3.000s | 69.288us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_key_sw_unreadable | aes_readability | 2.000s | 58.227us | 1 | 1 | 100.00 |
| V2S | sec_cm_data_reg_sw_unreadable | aes_readability | 2.000s | 58.227us | 1 | 1 | 100.00 |
| V2S | sec_cm_key_sec_wipe | aes_readability | 2.000s | 58.227us | 1 | 1 | 100.00 |
| V2S | sec_cm_iv_config_sec_wipe | aes_readability | 2.000s | 58.227us | 1 | 1 | 100.00 |
| V2S | sec_cm_data_reg_sec_wipe | aes_readability | 2.000s | 58.227us | 1 | 1 | 100.00 |
| V2S | sec_cm_data_reg_key_sca | aes_stress | 2.000s | 90.117us | 1 | 1 | 100.00 |
| V2S | sec_cm_key_masking | aes_stress | 2.000s | 90.117us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_fsm_sparse | aes_fi | 3.000s | 113.599us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_fsm_redun | aes_fi | 3.000s | 113.599us | 1 | 1 | 100.00 |
| aes_control_fi | 26.000s | 10.004ms | 0 | 1 | 0.00 | ||
| aes_cipher_fi | 2.000s | 78.023us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 2.000s | 73.192us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_cipher_fsm_sparse | aes_fi | 3.000s | 113.599us | 1 | 1 | 100.00 |
| V2S | sec_cm_cipher_fsm_redun | aes_fi | 3.000s | 113.599us | 1 | 1 | 100.00 |
| aes_control_fi | 26.000s | 10.004ms | 0 | 1 | 0.00 | ||
| aes_cipher_fi | 2.000s | 78.023us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_cipher_ctr_redun | aes_cipher_fi | 2.000s | 78.023us | 1 | 1 | 100.00 |
| V2S | sec_cm_ctr_fsm_sparse | aes_fi | 3.000s | 113.599us | 1 | 1 | 100.00 |
| V2S | sec_cm_ctr_fsm_redun | aes_fi | 3.000s | 113.599us | 1 | 1 | 100.00 |
| aes_control_fi | 26.000s | 10.004ms | 0 | 1 | 0.00 | ||
| aes_ctr_fi | 2.000s | 73.192us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_ctrl_sparse | aes_fi | 3.000s | 113.599us | 1 | 1 | 100.00 |
| aes_control_fi | 26.000s | 10.004ms | 0 | 1 | 0.00 | ||
| aes_cipher_fi | 2.000s | 78.023us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 2.000s | 73.192us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_main_fsm_global_esc | aes_alert_reset | 2.000s | 64.711us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_fsm_local_esc | aes_fi | 3.000s | 113.599us | 1 | 1 | 100.00 |
| aes_control_fi | 26.000s | 10.004ms | 0 | 1 | 0.00 | ||
| aes_cipher_fi | 2.000s | 78.023us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 2.000s | 73.192us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_cipher_fsm_local_esc | aes_fi | 3.000s | 113.599us | 1 | 1 | 100.00 |
| aes_control_fi | 26.000s | 10.004ms | 0 | 1 | 0.00 | ||
| aes_cipher_fi | 2.000s | 78.023us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 2.000s | 73.192us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_ctr_fsm_local_esc | aes_fi | 3.000s | 113.599us | 1 | 1 | 100.00 |
| aes_control_fi | 26.000s | 10.004ms | 0 | 1 | 0.00 | ||
| aes_ctr_fi | 2.000s | 73.192us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_data_reg_local_esc | aes_fi | 3.000s | 113.599us | 1 | 1 | 100.00 |
| aes_control_fi | 26.000s | 10.004ms | 0 | 1 | 0.00 | ||
| aes_cipher_fi | 2.000s | 78.023us | 1 | 1 | 100.00 | ||
| V2S | TOTAL | 10 | 11 | 90.91 | |||
| V3 | stress_all_with_rand_reset | aes_stress_all_with_rand_reset | 2.000s | 33.175us | 0 | 1 | 0.00 |
| V3 | TOTAL | 0 | 1 | 0.00 | |||
| TOTAL | 30 | 32 | 93.75 |
UVM_FATAL (aes_control_fi_vseq.sv:62) [aes_control_fi_vseq] wait timeout occurred! has 1 failures:
0.aes_control_fi.108799166878233067176778707434074716826025078104462963318430443072291591042962
Line 143, in log /nightly/current_run/scratch/master/aes_unmasked-sim-xcelium/0.aes_control_fi/latest/run.log
UVM_FATAL @ 10004415321 ps: (aes_control_fi_vseq.sv:62) [uvm_test_top.env.virtual_sequencer.aes_control_fi_vseq] wait timeout occurred!
UVM_INFO @ 10004415321 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR (uvm_sequencer_base.svh:757) sequencer [SEQREQZMB] The task responsible for requesting a wait_for_grant on sequencer 'sequencer' for sequence 'sideload_seq' has been killed, to avoid a deadlock the sequence will be removed from the arbitration queues has 1 failures:
0.aes_stress_all_with_rand_reset.13588310693181744121313196236398258505640497911657525481174924275668956618262
Line 213, in log /nightly/current_run/scratch/master/aes_unmasked-sim-xcelium/0.aes_stress_all_with_rand_reset/latest/run.log
UVM_ERROR @ 33174716 ps: (uvm_sequencer_base.svh:757) uvm_test_top.env.keymgr_sideload_agent.sequencer [SEQREQZMB] The task responsible for requesting a wait_for_grant on sequencer 'uvm_test_top.env.keymgr_sideload_agent.sequencer' for sequence 'uvm_test_top.env.virtual_sequencer.aes_stress_vseq.sideload_seq' has been killed, to avoid a deadlock the sequence will be removed from the arbitration queues
UVM_INFO @ 33174716 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---