098ab72| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | wake_up | aes_wake_up | 1.000s | 53.079us | 1 | 1 | 100.00 |
| V1 | smoke | aes_smoke | 2.000s | 90.933us | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | aes_csr_hw_reset | 1.000s | 157.401us | 1 | 1 | 100.00 |
| V1 | csr_rw | aes_csr_rw | 1.000s | 68.719us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | aes_csr_bit_bash | 9.000s | 1.640ms | 1 | 1 | 100.00 |
| V1 | csr_aliasing | aes_csr_aliasing | 3.000s | 107.408us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | aes_csr_mem_rw_with_rand_reset | 3.000s | 106.279us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | aes_csr_rw | 1.000s | 68.719us | 1 | 1 | 100.00 |
| aes_csr_aliasing | 3.000s | 107.408us | 1 | 1 | 100.00 | ||
| V1 | TOTAL | 7 | 7 | 100.00 | |||
| V2 | algorithm | aes_smoke | 2.000s | 90.933us | 1 | 1 | 100.00 |
| aes_config_error | 2.000s | 282.485us | 1 | 1 | 100.00 | ||
| aes_stress | 3.000s | 77.645us | 1 | 1 | 100.00 | ||
| V2 | key_length | aes_smoke | 2.000s | 90.933us | 1 | 1 | 100.00 |
| aes_config_error | 2.000s | 282.485us | 1 | 1 | 100.00 | ||
| aes_stress | 3.000s | 77.645us | 1 | 1 | 100.00 | ||
| V2 | back2back | aes_stress | 3.000s | 77.645us | 1 | 1 | 100.00 |
| aes_b2b | 3.000s | 120.630us | 1 | 1 | 100.00 | ||
| V2 | backpressure | aes_stress | 3.000s | 77.645us | 1 | 1 | 100.00 |
| V2 | multi_message | aes_smoke | 2.000s | 90.933us | 1 | 1 | 100.00 |
| aes_config_error | 2.000s | 282.485us | 1 | 1 | 100.00 | ||
| aes_stress | 3.000s | 77.645us | 1 | 1 | 100.00 | ||
| aes_alert_reset | 2.000s | 70.892us | 1 | 1 | 100.00 | ||
| V2 | failure_test | aes_man_cfg_err | 2.000s | 53.345us | 1 | 1 | 100.00 |
| aes_config_error | 2.000s | 282.485us | 1 | 1 | 100.00 | ||
| aes_alert_reset | 2.000s | 70.892us | 1 | 1 | 100.00 | ||
| V2 | trigger_clear_test | aes_clear | 3.000s | 132.502us | 1 | 1 | 100.00 |
| V2 | nist_test_vectors | aes_nist_vectors | 4.000s | 710.018us | 1 | 1 | 100.00 |
| V2 | reset_recovery | aes_alert_reset | 2.000s | 70.892us | 1 | 1 | 100.00 |
| V2 | stress | aes_stress | 3.000s | 77.645us | 1 | 1 | 100.00 |
| V2 | sideload | aes_stress | 3.000s | 77.645us | 1 | 1 | 100.00 |
| aes_sideload | 3.000s | 247.077us | 1 | 1 | 100.00 | ||
| V2 | deinitialization | aes_deinit | 2.000s | 86.108us | 1 | 1 | 100.00 |
| V2 | stress_all | aes_stress_all | 13.000s | 4.679ms | 1 | 1 | 100.00 |
| V2 | alert_test | aes_alert_test | 2.000s | 129.194us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | aes_tl_errors | 2.000s | 223.815us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | aes_tl_errors | 2.000s | 223.815us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | aes_csr_hw_reset | 1.000s | 157.401us | 1 | 1 | 100.00 |
| aes_csr_rw | 1.000s | 68.719us | 1 | 1 | 100.00 | ||
| aes_csr_aliasing | 3.000s | 107.408us | 1 | 1 | 100.00 | ||
| aes_same_csr_outstanding | 3.000s | 78.997us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | aes_csr_hw_reset | 1.000s | 157.401us | 1 | 1 | 100.00 |
| aes_csr_rw | 1.000s | 68.719us | 1 | 1 | 100.00 | ||
| aes_csr_aliasing | 3.000s | 107.408us | 1 | 1 | 100.00 | ||
| aes_same_csr_outstanding | 3.000s | 78.997us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 13 | 13 | 100.00 | |||
| V2S | reseeding | aes_reseed | 3.000s | 150.699us | 1 | 1 | 100.00 |
| V2S | fault_inject | aes_fi | 3.000s | 99.924us | 1 | 1 | 100.00 |
| aes_control_fi | 2.000s | 50.804us | 1 | 1 | 100.00 | ||
| aes_cipher_fi | 2.000s | 94.857us | 1 | 1 | 100.00 | ||
| V2S | shadow_reg_update_error | aes_shadow_reg_errors | 2.000s | 121.618us | 1 | 1 | 100.00 |
| V2S | shadow_reg_read_clear_staged_value | aes_shadow_reg_errors | 2.000s | 121.618us | 1 | 1 | 100.00 |
| V2S | shadow_reg_storage_error | aes_shadow_reg_errors | 2.000s | 121.618us | 1 | 1 | 100.00 |
| V2S | shadowed_reset_glitch | aes_shadow_reg_errors | 2.000s | 121.618us | 1 | 1 | 100.00 |
| V2S | shadow_reg_update_error_with_csr_rw | aes_shadow_reg_errors_with_csr_rw | 2.000s | 130.782us | 1 | 1 | 100.00 |
| V2S | tl_intg_err | aes_sec_cm | 5.000s | 1.116ms | 1 | 1 | 100.00 |
| aes_tl_intg_err | 2.000s | 231.790us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_bus_integrity | aes_tl_intg_err | 2.000s | 231.790us | 1 | 1 | 100.00 |
| V2S | sec_cm_lc_escalate_en_intersig_mubi | aes_alert_reset | 2.000s | 70.892us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_config_shadow | aes_shadow_reg_errors | 2.000s | 121.618us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_config_sparse | aes_smoke | 2.000s | 90.933us | 1 | 1 | 100.00 |
| aes_stress | 3.000s | 77.645us | 1 | 1 | 100.00 | ||
| aes_alert_reset | 2.000s | 70.892us | 1 | 1 | 100.00 | ||
| aes_core_fi | 2.000s | 117.725us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aux_config_shadow | aes_shadow_reg_errors | 2.000s | 121.618us | 1 | 1 | 100.00 |
| V2S | sec_cm_aux_config_regwen | aes_readability | 2.000s | 61.184us | 1 | 1 | 100.00 |
| aes_stress | 3.000s | 77.645us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_key_sideload | aes_stress | 3.000s | 77.645us | 1 | 1 | 100.00 |
| aes_sideload | 3.000s | 247.077us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_key_sw_unreadable | aes_readability | 2.000s | 61.184us | 1 | 1 | 100.00 |
| V2S | sec_cm_data_reg_sw_unreadable | aes_readability | 2.000s | 61.184us | 1 | 1 | 100.00 |
| V2S | sec_cm_key_sec_wipe | aes_readability | 2.000s | 61.184us | 1 | 1 | 100.00 |
| V2S | sec_cm_iv_config_sec_wipe | aes_readability | 2.000s | 61.184us | 1 | 1 | 100.00 |
| V2S | sec_cm_data_reg_sec_wipe | aes_readability | 2.000s | 61.184us | 1 | 1 | 100.00 |
| V2S | sec_cm_data_reg_key_sca | aes_stress | 3.000s | 77.645us | 1 | 1 | 100.00 |
| V2S | sec_cm_key_masking | aes_stress | 3.000s | 77.645us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_fsm_sparse | aes_fi | 3.000s | 99.924us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_fsm_redun | aes_fi | 3.000s | 99.924us | 1 | 1 | 100.00 |
| aes_control_fi | 2.000s | 50.804us | 1 | 1 | 100.00 | ||
| aes_cipher_fi | 2.000s | 94.857us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 2.000s | 55.938us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_cipher_fsm_sparse | aes_fi | 3.000s | 99.924us | 1 | 1 | 100.00 |
| V2S | sec_cm_cipher_fsm_redun | aes_fi | 3.000s | 99.924us | 1 | 1 | 100.00 |
| aes_control_fi | 2.000s | 50.804us | 1 | 1 | 100.00 | ||
| aes_cipher_fi | 2.000s | 94.857us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_cipher_ctr_redun | aes_cipher_fi | 2.000s | 94.857us | 1 | 1 | 100.00 |
| V2S | sec_cm_ctr_fsm_sparse | aes_fi | 3.000s | 99.924us | 1 | 1 | 100.00 |
| V2S | sec_cm_ctr_fsm_redun | aes_fi | 3.000s | 99.924us | 1 | 1 | 100.00 |
| aes_control_fi | 2.000s | 50.804us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 2.000s | 55.938us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_ctrl_sparse | aes_fi | 3.000s | 99.924us | 1 | 1 | 100.00 |
| aes_control_fi | 2.000s | 50.804us | 1 | 1 | 100.00 | ||
| aes_cipher_fi | 2.000s | 94.857us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 2.000s | 55.938us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_main_fsm_global_esc | aes_alert_reset | 2.000s | 70.892us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_fsm_local_esc | aes_fi | 3.000s | 99.924us | 1 | 1 | 100.00 |
| aes_control_fi | 2.000s | 50.804us | 1 | 1 | 100.00 | ||
| aes_cipher_fi | 2.000s | 94.857us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 2.000s | 55.938us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_cipher_fsm_local_esc | aes_fi | 3.000s | 99.924us | 1 | 1 | 100.00 |
| aes_control_fi | 2.000s | 50.804us | 1 | 1 | 100.00 | ||
| aes_cipher_fi | 2.000s | 94.857us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 2.000s | 55.938us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_ctr_fsm_local_esc | aes_fi | 3.000s | 99.924us | 1 | 1 | 100.00 |
| aes_control_fi | 2.000s | 50.804us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 2.000s | 55.938us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_data_reg_local_esc | aes_fi | 3.000s | 99.924us | 1 | 1 | 100.00 |
| aes_control_fi | 2.000s | 50.804us | 1 | 1 | 100.00 | ||
| aes_cipher_fi | 2.000s | 94.857us | 1 | 1 | 100.00 | ||
| V2S | TOTAL | 11 | 11 | 100.00 | |||
| V3 | stress_all_with_rand_reset | aes_stress_all_with_rand_reset | 2.000s | 26.151us | 0 | 1 | 0.00 |
| V3 | TOTAL | 0 | 1 | 0.00 | |||
| TOTAL | 31 | 32 | 96.88 |
UVM_FATAL (aes_base_vseq.sv:74) [aes_reseed_vseq] Check failed (aes_ctrl_aux[*] == cfg.do_reseed) has 1 failures:
0.aes_stress_all_with_rand_reset.72181861559135620078966173036222700979747838085763146239638049645760164430347
Line 145, in log /nightly/current_run/scratch/master/aes_unmasked-sim-xcelium/0.aes_stress_all_with_rand_reset/latest/run.log
UVM_FATAL @ 26150831 ps: (aes_base_vseq.sv:74) [uvm_test_top.env.virtual_sequencer.aes_reseed_vseq] Check failed (aes_ctrl_aux[0] == cfg.do_reseed)
UVM_INFO @ 26150831 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---