AES/UNMASKED Simulation Results

Wednesday October 08 2025 16:07:13 UTC

GitHub Revision: e4ce7cf

Branch: master

Testplan

Simulator: XCELIUM

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 wake_up aes_wake_up 2.000s 77.692us 1 1 100.00
V1 smoke aes_smoke 2.000s 66.552us 1 1 100.00
V1 csr_hw_reset aes_csr_hw_reset 2.000s 109.383us 1 1 100.00
V1 csr_rw aes_csr_rw 2.000s 73.989us 1 1 100.00
V1 csr_bit_bash aes_csr_bit_bash 7.000s 866.120us 1 1 100.00
V1 csr_aliasing aes_csr_aliasing 2.000s 831.347us 1 1 100.00
V1 csr_mem_rw_with_rand_reset aes_csr_mem_rw_with_rand_reset 2.000s 117.032us 1 1 100.00
V1 regwen_csr_and_corresponding_lockable_csr aes_csr_rw 2.000s 73.989us 1 1 100.00
aes_csr_aliasing 2.000s 831.347us 1 1 100.00
V1 TOTAL 7 7 100.00
V2 algorithm aes_smoke 2.000s 66.552us 1 1 100.00
aes_config_error 2.000s 181.339us 1 1 100.00
aes_stress 3.000s 87.195us 1 1 100.00
V2 key_length aes_smoke 2.000s 66.552us 1 1 100.00
aes_config_error 2.000s 181.339us 1 1 100.00
aes_stress 3.000s 87.195us 1 1 100.00
V2 back2back aes_stress 3.000s 87.195us 1 1 100.00
aes_b2b 2.000s 84.494us 1 1 100.00
V2 backpressure aes_stress 3.000s 87.195us 1 1 100.00
V2 multi_message aes_smoke 2.000s 66.552us 1 1 100.00
aes_config_error 2.000s 181.339us 1 1 100.00
aes_stress 3.000s 87.195us 1 1 100.00
aes_alert_reset 2.000s 83.321us 1 1 100.00
V2 failure_test aes_man_cfg_err 1.000s 100.914us 1 1 100.00
aes_config_error 2.000s 181.339us 1 1 100.00
aes_alert_reset 2.000s 83.321us 1 1 100.00
V2 trigger_clear_test aes_clear 2.000s 81.177us 1 1 100.00
V2 nist_test_vectors aes_nist_vectors 4.000s 123.666us 1 1 100.00
V2 reset_recovery aes_alert_reset 2.000s 83.321us 1 1 100.00
V2 stress aes_stress 3.000s 87.195us 1 1 100.00
V2 sideload aes_stress 3.000s 87.195us 1 1 100.00
aes_sideload 3.000s 111.592us 1 1 100.00
V2 deinitialization aes_deinit 2.000s 133.049us 1 1 100.00
V2 stress_all aes_stress_all 9.000s 1.200ms 1 1 100.00
V2 alert_test aes_alert_test 2.000s 54.348us 1 1 100.00
V2 tl_d_oob_addr_access aes_tl_errors 3.000s 188.180us 1 1 100.00
V2 tl_d_illegal_access aes_tl_errors 3.000s 188.180us 1 1 100.00
V2 tl_d_outstanding_access aes_csr_hw_reset 2.000s 109.383us 1 1 100.00
aes_csr_rw 2.000s 73.989us 1 1 100.00
aes_csr_aliasing 2.000s 831.347us 1 1 100.00
aes_same_csr_outstanding 2.000s 68.860us 1 1 100.00
V2 tl_d_partial_access aes_csr_hw_reset 2.000s 109.383us 1 1 100.00
aes_csr_rw 2.000s 73.989us 1 1 100.00
aes_csr_aliasing 2.000s 831.347us 1 1 100.00
aes_same_csr_outstanding 2.000s 68.860us 1 1 100.00
V2 TOTAL 13 13 100.00
V2S reseeding aes_reseed 2.000s 88.503us 1 1 100.00
V2S fault_inject aes_fi 2.000s 90.642us 1 1 100.00
aes_control_fi 2.000s 66.626us 1 1 100.00
aes_cipher_fi 2.000s 51.004us 1 1 100.00
V2S shadow_reg_update_error aes_shadow_reg_errors 1.000s 144.283us 1 1 100.00
V2S shadow_reg_read_clear_staged_value aes_shadow_reg_errors 1.000s 144.283us 1 1 100.00
V2S shadow_reg_storage_error aes_shadow_reg_errors 1.000s 144.283us 1 1 100.00
V2S shadowed_reset_glitch aes_shadow_reg_errors 1.000s 144.283us 1 1 100.00
V2S shadow_reg_update_error_with_csr_rw aes_shadow_reg_errors_with_csr_rw 3.000s 87.851us 1 1 100.00
V2S tl_intg_err aes_sec_cm 4.000s 969.141us 1 1 100.00
aes_tl_intg_err 3.000s 281.235us 1 1 100.00
V2S sec_cm_bus_integrity aes_tl_intg_err 3.000s 281.235us 1 1 100.00
V2S sec_cm_lc_escalate_en_intersig_mubi aes_alert_reset 2.000s 83.321us 1 1 100.00
V2S sec_cm_main_config_shadow aes_shadow_reg_errors 1.000s 144.283us 1 1 100.00
V2S sec_cm_main_config_sparse aes_smoke 2.000s 66.552us 1 1 100.00
aes_stress 3.000s 87.195us 1 1 100.00
aes_alert_reset 2.000s 83.321us 1 1 100.00
aes_core_fi 2.000s 72.334us 1 1 100.00
V2S sec_cm_aux_config_shadow aes_shadow_reg_errors 1.000s 144.283us 1 1 100.00
V2S sec_cm_aux_config_regwen aes_readability 2.000s 113.443us 1 1 100.00
aes_stress 3.000s 87.195us 1 1 100.00
V2S sec_cm_key_sideload aes_stress 3.000s 87.195us 1 1 100.00
aes_sideload 3.000s 111.592us 1 1 100.00
V2S sec_cm_key_sw_unreadable aes_readability 2.000s 113.443us 1 1 100.00
V2S sec_cm_data_reg_sw_unreadable aes_readability 2.000s 113.443us 1 1 100.00
V2S sec_cm_key_sec_wipe aes_readability 2.000s 113.443us 1 1 100.00
V2S sec_cm_iv_config_sec_wipe aes_readability 2.000s 113.443us 1 1 100.00
V2S sec_cm_data_reg_sec_wipe aes_readability 2.000s 113.443us 1 1 100.00
V2S sec_cm_data_reg_key_sca aes_stress 3.000s 87.195us 1 1 100.00
V2S sec_cm_key_masking aes_stress 3.000s 87.195us 1 1 100.00
V2S sec_cm_main_fsm_sparse aes_fi 2.000s 90.642us 1 1 100.00
V2S sec_cm_main_fsm_redun aes_fi 2.000s 90.642us 1 1 100.00
aes_control_fi 2.000s 66.626us 1 1 100.00
aes_cipher_fi 2.000s 51.004us 1 1 100.00
aes_ctr_fi 2.000s 52.851us 1 1 100.00
V2S sec_cm_cipher_fsm_sparse aes_fi 2.000s 90.642us 1 1 100.00
V2S sec_cm_cipher_fsm_redun aes_fi 2.000s 90.642us 1 1 100.00
aes_control_fi 2.000s 66.626us 1 1 100.00
aes_cipher_fi 2.000s 51.004us 1 1 100.00
V2S sec_cm_cipher_ctr_redun aes_cipher_fi 2.000s 51.004us 1 1 100.00
V2S sec_cm_ctr_fsm_sparse aes_fi 2.000s 90.642us 1 1 100.00
V2S sec_cm_ctr_fsm_redun aes_fi 2.000s 90.642us 1 1 100.00
aes_control_fi 2.000s 66.626us 1 1 100.00
aes_ctr_fi 2.000s 52.851us 1 1 100.00
V2S sec_cm_ctrl_sparse aes_fi 2.000s 90.642us 1 1 100.00
aes_control_fi 2.000s 66.626us 1 1 100.00
aes_cipher_fi 2.000s 51.004us 1 1 100.00
aes_ctr_fi 2.000s 52.851us 1 1 100.00
V2S sec_cm_main_fsm_global_esc aes_alert_reset 2.000s 83.321us 1 1 100.00
V2S sec_cm_main_fsm_local_esc aes_fi 2.000s 90.642us 1 1 100.00
aes_control_fi 2.000s 66.626us 1 1 100.00
aes_cipher_fi 2.000s 51.004us 1 1 100.00
aes_ctr_fi 2.000s 52.851us 1 1 100.00
V2S sec_cm_cipher_fsm_local_esc aes_fi 2.000s 90.642us 1 1 100.00
aes_control_fi 2.000s 66.626us 1 1 100.00
aes_cipher_fi 2.000s 51.004us 1 1 100.00
aes_ctr_fi 2.000s 52.851us 1 1 100.00
V2S sec_cm_ctr_fsm_local_esc aes_fi 2.000s 90.642us 1 1 100.00
aes_control_fi 2.000s 66.626us 1 1 100.00
aes_ctr_fi 2.000s 52.851us 1 1 100.00
V2S sec_cm_data_reg_local_esc aes_fi 2.000s 90.642us 1 1 100.00
aes_control_fi 2.000s 66.626us 1 1 100.00
aes_cipher_fi 2.000s 51.004us 1 1 100.00
V2S TOTAL 11 11 100.00
V3 stress_all_with_rand_reset aes_stress_all_with_rand_reset 2.000s 111.268us 0 1 0.00
V3 TOTAL 0 1 0.00
TOTAL 31 32 96.88

Failure Buckets