AES/MASKED Simulation Results

Monday October 20 2025 16:04:01 UTC

GitHub Revision: cf33148

Branch: master

Testplan

Simulator: XCELIUM

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 wake_up aes_wake_up 2.000s 224.414us 1 1 100.00
V1 smoke aes_smoke 3.000s 93.037us 1 1 100.00
V1 csr_hw_reset aes_csr_hw_reset 2.000s 69.102us 1 1 100.00
V1 csr_rw aes_csr_rw 2.000s 65.258us 1 1 100.00
V1 csr_bit_bash aes_csr_bit_bash 4.000s 1.200ms 1 1 100.00
V1 csr_aliasing aes_csr_aliasing 2.000s 348.558us 1 1 100.00
V1 csr_mem_rw_with_rand_reset aes_csr_mem_rw_with_rand_reset 2.000s 106.289us 1 1 100.00
V1 regwen_csr_and_corresponding_lockable_csr aes_csr_rw 2.000s 65.258us 1 1 100.00
aes_csr_aliasing 2.000s 348.558us 1 1 100.00
V1 TOTAL 7 7 100.00
V2 algorithm aes_smoke 3.000s 93.037us 1 1 100.00
aes_config_error 3.000s 69.209us 1 1 100.00
aes_stress 3.000s 69.114us 1 1 100.00
V2 key_length aes_smoke 3.000s 93.037us 1 1 100.00
aes_config_error 3.000s 69.209us 1 1 100.00
aes_stress 3.000s 69.114us 1 1 100.00
V2 back2back aes_stress 3.000s 69.114us 1 1 100.00
aes_b2b 9.000s 161.848us 1 1 100.00
V2 backpressure aes_stress 3.000s 69.114us 1 1 100.00
V2 multi_message aes_smoke 3.000s 93.037us 1 1 100.00
aes_config_error 3.000s 69.209us 1 1 100.00
aes_stress 3.000s 69.114us 1 1 100.00
aes_alert_reset 3.000s 214.317us 1 1 100.00
V2 failure_test aes_man_cfg_err 3.000s 63.294us 1 1 100.00
aes_config_error 3.000s 69.209us 1 1 100.00
aes_alert_reset 3.000s 214.317us 1 1 100.00
V2 trigger_clear_test aes_clear 4.000s 422.011us 1 1 100.00
V2 nist_test_vectors aes_nist_vectors 6.000s 300.184us 1 1 100.00
V2 reset_recovery aes_alert_reset 3.000s 214.317us 1 1 100.00
V2 stress aes_stress 3.000s 69.114us 1 1 100.00
V2 sideload aes_stress 3.000s 69.114us 1 1 100.00
aes_sideload 2.000s 222.873us 1 1 100.00
V2 deinitialization aes_deinit 4.000s 254.017us 1 1 100.00
V2 stress_all aes_stress_all 1.917m 6.571ms 1 1 100.00
V2 alert_test aes_alert_test 2.000s 54.258us 1 1 100.00
V2 tl_d_oob_addr_access aes_tl_errors 2.000s 141.667us 1 1 100.00
V2 tl_d_illegal_access aes_tl_errors 2.000s 141.667us 1 1 100.00
V2 tl_d_outstanding_access aes_csr_hw_reset 2.000s 69.102us 1 1 100.00
aes_csr_rw 2.000s 65.258us 1 1 100.00
aes_csr_aliasing 2.000s 348.558us 1 1 100.00
aes_same_csr_outstanding 2.000s 181.254us 1 1 100.00
V2 tl_d_partial_access aes_csr_hw_reset 2.000s 69.102us 1 1 100.00
aes_csr_rw 2.000s 65.258us 1 1 100.00
aes_csr_aliasing 2.000s 348.558us 1 1 100.00
aes_same_csr_outstanding 2.000s 181.254us 1 1 100.00
V2 TOTAL 13 13 100.00
V2S reseeding aes_reseed 4.000s 727.527us 1 1 100.00
V2S fault_inject aes_fi 3.000s 143.774us 1 1 100.00
aes_control_fi 2.000s 57.869us 1 1 100.00
aes_cipher_fi 2.000s 65.580us 1 1 100.00
V2S shadow_reg_update_error aes_shadow_reg_errors 3.000s 214.935us 1 1 100.00
V2S shadow_reg_read_clear_staged_value aes_shadow_reg_errors 3.000s 214.935us 1 1 100.00
V2S shadow_reg_storage_error aes_shadow_reg_errors 3.000s 214.935us 1 1 100.00
V2S shadowed_reset_glitch aes_shadow_reg_errors 3.000s 214.935us 1 1 100.00
V2S shadow_reg_update_error_with_csr_rw aes_shadow_reg_errors_with_csr_rw 2.000s 124.974us 1 1 100.00
V2S tl_intg_err aes_sec_cm 4.000s 1.681ms 1 1 100.00
aes_tl_intg_err 2.000s 132.452us 1 1 100.00
V2S sec_cm_bus_integrity aes_tl_intg_err 2.000s 132.452us 1 1 100.00
V2S sec_cm_lc_escalate_en_intersig_mubi aes_alert_reset 3.000s 214.317us 1 1 100.00
V2S sec_cm_main_config_shadow aes_shadow_reg_errors 3.000s 214.935us 1 1 100.00
V2S sec_cm_main_config_sparse aes_smoke 3.000s 93.037us 1 1 100.00
aes_stress 3.000s 69.114us 1 1 100.00
aes_alert_reset 3.000s 214.317us 1 1 100.00
aes_core_fi 7.000s 340.355us 1 1 100.00
V2S sec_cm_aux_config_shadow aes_shadow_reg_errors 3.000s 214.935us 1 1 100.00
V2S sec_cm_aux_config_regwen aes_readability 2.000s 73.659us 1 1 100.00
aes_stress 3.000s 69.114us 1 1 100.00
V2S sec_cm_key_sideload aes_stress 3.000s 69.114us 1 1 100.00
aes_sideload 2.000s 222.873us 1 1 100.00
V2S sec_cm_key_sw_unreadable aes_readability 2.000s 73.659us 1 1 100.00
V2S sec_cm_data_reg_sw_unreadable aes_readability 2.000s 73.659us 1 1 100.00
V2S sec_cm_key_sec_wipe aes_readability 2.000s 73.659us 1 1 100.00
V2S sec_cm_iv_config_sec_wipe aes_readability 2.000s 73.659us 1 1 100.00
V2S sec_cm_data_reg_sec_wipe aes_readability 2.000s 73.659us 1 1 100.00
V2S sec_cm_data_reg_key_sca aes_stress 3.000s 69.114us 1 1 100.00
V2S sec_cm_key_masking aes_stress 3.000s 69.114us 1 1 100.00
V2S sec_cm_main_fsm_sparse aes_fi 3.000s 143.774us 1 1 100.00
V2S sec_cm_main_fsm_redun aes_fi 3.000s 143.774us 1 1 100.00
aes_control_fi 2.000s 57.869us 1 1 100.00
aes_cipher_fi 2.000s 65.580us 1 1 100.00
aes_ctr_fi 1.000s 52.195us 1 1 100.00
V2S sec_cm_cipher_fsm_sparse aes_fi 3.000s 143.774us 1 1 100.00
V2S sec_cm_cipher_fsm_redun aes_fi 3.000s 143.774us 1 1 100.00
aes_control_fi 2.000s 57.869us 1 1 100.00
aes_cipher_fi 2.000s 65.580us 1 1 100.00
V2S sec_cm_cipher_ctr_redun aes_cipher_fi 2.000s 65.580us 1 1 100.00
V2S sec_cm_ctr_fsm_sparse aes_fi 3.000s 143.774us 1 1 100.00
V2S sec_cm_ctr_fsm_redun aes_fi 3.000s 143.774us 1 1 100.00
aes_control_fi 2.000s 57.869us 1 1 100.00
aes_ctr_fi 1.000s 52.195us 1 1 100.00
V2S sec_cm_ctrl_sparse aes_fi 3.000s 143.774us 1 1 100.00
aes_control_fi 2.000s 57.869us 1 1 100.00
aes_cipher_fi 2.000s 65.580us 1 1 100.00
aes_ctr_fi 1.000s 52.195us 1 1 100.00
V2S sec_cm_main_fsm_global_esc aes_alert_reset 3.000s 214.317us 1 1 100.00
V2S sec_cm_main_fsm_local_esc aes_fi 3.000s 143.774us 1 1 100.00
aes_control_fi 2.000s 57.869us 1 1 100.00
aes_cipher_fi 2.000s 65.580us 1 1 100.00
aes_ctr_fi 1.000s 52.195us 1 1 100.00
V2S sec_cm_cipher_fsm_local_esc aes_fi 3.000s 143.774us 1 1 100.00
aes_control_fi 2.000s 57.869us 1 1 100.00
aes_cipher_fi 2.000s 65.580us 1 1 100.00
aes_ctr_fi 1.000s 52.195us 1 1 100.00
V2S sec_cm_ctr_fsm_local_esc aes_fi 3.000s 143.774us 1 1 100.00
aes_control_fi 2.000s 57.869us 1 1 100.00
aes_ctr_fi 1.000s 52.195us 1 1 100.00
V2S sec_cm_data_reg_local_esc aes_fi 3.000s 143.774us 1 1 100.00
aes_control_fi 2.000s 57.869us 1 1 100.00
aes_cipher_fi 2.000s 65.580us 1 1 100.00
V2S TOTAL 11 11 100.00
V3 stress_all_with_rand_reset aes_stress_all_with_rand_reset 6.000s 228.921us 0 1 0.00
V3 TOTAL 0 1 0.00
TOTAL 31 32 96.88

Failure Buckets