cb622e0| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | csrng_smoke | 2.000s | 33.013us | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | csrng_csr_hw_reset | 2.000s | 41.970us | 1 | 1 | 100.00 |
| V1 | csr_rw | csrng_csr_rw | 2.000s | 50.455us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | csrng_csr_bit_bash | 9.000s | 419.985us | 1 | 1 | 100.00 |
| V1 | csr_aliasing | csrng_csr_aliasing | 3.000s | 22.977us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | csrng_csr_mem_rw_with_rand_reset | 3.000s | 65.357us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | csrng_csr_rw | 2.000s | 50.455us | 1 | 1 | 100.00 |
| csrng_csr_aliasing | 3.000s | 22.977us | 1 | 1 | 100.00 | ||
| V1 | TOTAL | 6 | 6 | 100.00 | |||
| V2 | interrupts | csrng_intr | 3.000s | 32.540us | 0 | 1 | 0.00 |
| V2 | alerts | csrng_alert | 4.000s | 71.688us | 1 | 1 | 100.00 |
| V2 | err | csrng_err | 2.000s | 27.077us | 1 | 1 | 100.00 |
| V2 | cmds | csrng_cmds | 29.000s | 1.965ms | 1 | 1 | 100.00 |
| V2 | life cycle | csrng_cmds | 29.000s | 1.965ms | 1 | 1 | 100.00 |
| V2 | stress_all | csrng_stress_all | 1.433m | 2.759ms | 1 | 1 | 100.00 |
| V2 | intr_test | csrng_intr_test | 2.000s | 46.351us | 1 | 1 | 100.00 |
| V2 | alert_test | csrng_alert_test | 2.000s | 30.433us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | csrng_tl_errors | 8.000s | 542.444us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | csrng_tl_errors | 8.000s | 542.444us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | csrng_csr_hw_reset | 2.000s | 41.970us | 1 | 1 | 100.00 |
| csrng_csr_rw | 2.000s | 50.455us | 1 | 1 | 100.00 | ||
| csrng_csr_aliasing | 3.000s | 22.977us | 1 | 1 | 100.00 | ||
| csrng_same_csr_outstanding | 4.000s | 48.330us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | csrng_csr_hw_reset | 2.000s | 41.970us | 1 | 1 | 100.00 |
| csrng_csr_rw | 2.000s | 50.455us | 1 | 1 | 100.00 | ||
| csrng_csr_aliasing | 3.000s | 22.977us | 1 | 1 | 100.00 | ||
| csrng_same_csr_outstanding | 4.000s | 48.330us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 8 | 9 | 88.89 | |||
| V2S | tl_intg_err | csrng_sec_cm | 3.000s | 144.178us | 1 | 1 | 100.00 |
| csrng_tl_intg_err | 7.000s | 486.700us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_config_regwen | csrng_regwen | 2.000s | 14.187us | 1 | 1 | 100.00 |
| csrng_csr_rw | 2.000s | 50.455us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_config_mubi | csrng_alert | 4.000s | 71.688us | 1 | 1 | 100.00 |
| V2S | sec_cm_intersig_mubi | csrng_stress_all | 1.433m | 2.759ms | 1 | 1 | 100.00 |
| V2S | sec_cm_main_sm_fsm_sparse | csrng_intr | 3.000s | 32.540us | 0 | 1 | 0.00 |
| csrng_err | 2.000s | 27.077us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 3.000s | 144.178us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_update_fsm_sparse | csrng_intr | 3.000s | 32.540us | 0 | 1 | 0.00 |
| csrng_err | 2.000s | 27.077us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 3.000s | 144.178us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_blk_enc_fsm_sparse | csrng_intr | 3.000s | 32.540us | 0 | 1 | 0.00 |
| csrng_err | 2.000s | 27.077us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 3.000s | 144.178us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_outblk_fsm_sparse | csrng_intr | 3.000s | 32.540us | 0 | 1 | 0.00 |
| csrng_err | 2.000s | 27.077us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 3.000s | 144.178us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_gen_cmd_ctr_redun | csrng_intr | 3.000s | 32.540us | 0 | 1 | 0.00 |
| csrng_err | 2.000s | 27.077us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 3.000s | 144.178us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_drbg_upd_ctr_redun | csrng_intr | 3.000s | 32.540us | 0 | 1 | 0.00 |
| csrng_err | 2.000s | 27.077us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 3.000s | 144.178us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_drbg_gen_ctr_redun | csrng_intr | 3.000s | 32.540us | 0 | 1 | 0.00 |
| csrng_err | 2.000s | 27.077us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 3.000s | 144.178us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_ctrl_mubi | csrng_alert | 4.000s | 71.688us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_sm_ctr_local_esc | csrng_intr | 3.000s | 32.540us | 0 | 1 | 0.00 |
| csrng_err | 2.000s | 27.077us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_constants_lc_gated | csrng_stress_all | 1.433m | 2.759ms | 1 | 1 | 100.00 |
| V2S | sec_cm_sw_genbits_bus_consistency | csrng_alert | 4.000s | 71.688us | 1 | 1 | 100.00 |
| V2S | sec_cm_tile_link_bus_integrity | csrng_tl_intg_err | 7.000s | 486.700us | 1 | 1 | 100.00 |
| V2S | sec_cm_aes_cipher_fsm_sparse | csrng_intr | 3.000s | 32.540us | 0 | 1 | 0.00 |
| csrng_err | 2.000s | 27.077us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 3.000s | 144.178us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_fsm_redun | csrng_intr | 3.000s | 32.540us | 0 | 1 | 0.00 |
| csrng_err | 2.000s | 27.077us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_ctrl_sparse | csrng_intr | 3.000s | 32.540us | 0 | 1 | 0.00 |
| csrng_err | 2.000s | 27.077us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_fsm_local_esc | csrng_intr | 3.000s | 32.540us | 0 | 1 | 0.00 |
| csrng_err | 2.000s | 27.077us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_ctr_redun | csrng_intr | 3.000s | 32.540us | 0 | 1 | 0.00 |
| csrng_err | 2.000s | 27.077us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 3.000s | 144.178us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_data_reg_local_esc | csrng_intr | 3.000s | 32.540us | 0 | 1 | 0.00 |
| csrng_err | 2.000s | 27.077us | 1 | 1 | 100.00 | ||
| V2S | TOTAL | 3 | 3 | 100.00 | |||
| V3 | stress_all_with_rand_reset | csrng_stress_all_with_rand_reset | 4.083m | 16.255ms | 1 | 1 | 100.00 |
| V3 | TOTAL | 1 | 1 | 100.00 | |||
| TOTAL | 18 | 19 | 94.74 |
xmsim: *E,ASRTST (/nightly/current_run/scratch/master/csrng-sim-xcelium/default/fusesoc-work/src/lowrisc_prim_fifo_*/rtl/prim_fifo_sync.sv,224): Assertion DataKnown_A has failed has 1 failures:
0.csrng_intr.71684731717408357018458416828369054743122411109354873217955295632119398549050
Line 149, in log /nightly/current_run/scratch/master/csrng-sim-xcelium/0.csrng_intr/latest/run.log
xmsim: *E,ASRTST (/nightly/current_run/scratch/master/csrng-sim-xcelium/default/fusesoc-work/src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv,224): (time 32540191 PS) Assertion tb.dut.u_csrng_core.u_csrng_ctr_drbg_cmd.u_prim_fifo_sync_cmdreq.DataKnown_A has failed
UVM_ERROR @ 32540191 ps: (prim_fifo_sync.sv:224) [ASSERT FAILED] DataKnown_A
UVM_INFO @ 32540191 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---