ENTROPY_SRC/RNG_16BITS Simulation Results

Tuesday October 28 2025 16:02:27 UTC

GitHub Revision: 158897e

Branch: master

Testplan

Simulator: XCELIUM

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 smoke entropy_src_smoke 2.000s 30.040us 1 1 100.00
V1 csr_hw_reset entropy_src_csr_hw_reset 2.000s 66.883us 1 1 100.00
V1 csr_rw entropy_src_csr_rw 2.000s 22.595us 1 1 100.00
V1 csr_bit_bash entropy_src_csr_bit_bash 7.000s 397.187us 1 1 100.00
V1 csr_aliasing entropy_src_csr_aliasing 2.000s 83.954us 1 1 100.00
V1 csr_mem_rw_with_rand_reset entropy_src_csr_mem_rw_with_rand_reset 2.000s 136.356us 1 1 100.00
V1 regwen_csr_and_corresponding_lockable_csr entropy_src_csr_rw 2.000s 22.595us 1 1 100.00
entropy_src_csr_aliasing 2.000s 83.954us 1 1 100.00
V1 TOTAL 6 6 100.00
V2 firmware entropy_src_smoke 2.000s 30.040us 1 1 100.00
entropy_src_rng 7.933m 17.043ms 1 1 100.00
entropy_src_fw_ov 2.600m 19.215ms 1 1 100.00
V2 firmware_mode entropy_src_fw_ov 2.600m 19.215ms 1 1 100.00
V2 rng_mode entropy_src_rng 7.933m 17.043ms 1 1 100.00
V2 rng_max_rate entropy_src_rng_max_rate 10.783m 20.048ms 1 1 100.00
V2 health_checks entropy_src_rng 7.933m 17.043ms 1 1 100.00
V2 conditioning entropy_src_rng 7.933m 17.043ms 1 1 100.00
V2 interrupts entropy_src_rng 7.933m 17.043ms 1 1 100.00
entropy_src_intr 13.000s 2.068ms 1 1 100.00
V2 alerts entropy_src_rng 7.933m 17.043ms 1 1 100.00
entropy_src_functional_alerts 6.000s 179.696us 1 1 100.00
V2 stress_all entropy_src_stress_all 3.000s 113.684us 1 1 100.00
V2 functional_errors entropy_src_functional_errors 2.000s 103.151us 1 1 100.00
V2 firmware_ov_read_contiguous_data entropy_src_fw_ov_contiguous 3.000s 116.761us 1 1 100.00
V2 intr_test entropy_src_intr_test 1.000s 75.231us 1 1 100.00
V2 alert_test entropy_src_alert_test 2.000s 67.559us 1 1 100.00
V2 tl_d_oob_addr_access entropy_src_tl_errors 4.000s 307.852us 1 1 100.00
V2 tl_d_illegal_access entropy_src_tl_errors 4.000s 307.852us 1 1 100.00
V2 tl_d_outstanding_access entropy_src_csr_hw_reset 2.000s 66.883us 1 1 100.00
entropy_src_csr_rw 2.000s 22.595us 1 1 100.00
entropy_src_csr_aliasing 2.000s 83.954us 1 1 100.00
entropy_src_same_csr_outstanding 2.000s 33.299us 1 1 100.00
V2 tl_d_partial_access entropy_src_csr_hw_reset 2.000s 66.883us 1 1 100.00
entropy_src_csr_rw 2.000s 22.595us 1 1 100.00
entropy_src_csr_aliasing 2.000s 83.954us 1 1 100.00
entropy_src_same_csr_outstanding 2.000s 33.299us 1 1 100.00
V2 TOTAL 12 12 100.00
V2S tl_intg_err entropy_src_sec_cm 3.000s 92.987us 1 1 100.00
entropy_src_tl_intg_err 5.000s 421.004us 1 1 100.00
V2S sec_cm_config_regwen entropy_src_rng 7.933m 17.043ms 1 1 100.00
entropy_src_cfg_regwen 2.000s 86.296us 1 1 100.00
V2S sec_cm_config_mubi entropy_src_rng 7.933m 17.043ms 1 1 100.00
V2S sec_cm_config_redun entropy_src_rng 7.933m 17.043ms 1 1 100.00
V2S sec_cm_intersig_mubi entropy_src_rng 7.933m 17.043ms 1 1 100.00
entropy_src_fw_ov 2.600m 19.215ms 1 1 100.00
V2S sec_cm_main_sm_fsm_sparse entropy_src_functional_errors 2.000s 103.151us 1 1 100.00
entropy_src_sec_cm 3.000s 92.987us 1 1 100.00
V2S sec_cm_ack_sm_fsm_sparse entropy_src_functional_errors 2.000s 103.151us 1 1 100.00
entropy_src_sec_cm 3.000s 92.987us 1 1 100.00
V2S sec_cm_rng_bkgn_chk entropy_src_rng 7.933m 17.043ms 1 1 100.00
V2S sec_cm_fifo_ctr_redun entropy_src_functional_errors 2.000s 103.151us 1 1 100.00
entropy_src_sec_cm 3.000s 92.987us 1 1 100.00
V2S sec_cm_ctr_redun entropy_src_functional_errors 2.000s 103.151us 1 1 100.00
entropy_src_sec_cm 3.000s 92.987us 1 1 100.00
V2S sec_cm_ctr_local_esc entropy_src_functional_errors 2.000s 103.151us 1 1 100.00
V2S sec_cm_esfinal_rdata_bus_consistency entropy_src_functional_alerts 6.000s 179.696us 1 1 100.00
V2S sec_cm_tile_link_bus_integrity entropy_src_tl_intg_err 5.000s 421.004us 1 1 100.00
V2S TOTAL 3 3 100.00
V3 external_health_tests entropy_src_rng_with_xht_rsps 28.000s 8.313ms 1 1 100.00
V3 TOTAL 1 1 100.00
TOTAL 22 22 100.00