KEYMGR Simulation Results

Wednesday November 05 2025 16:07:17 UTC

GitHub Revision: 9baed2b

Branch: master

Testplan

Simulator: VCS

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 smoke keymgr_smoke 1.920s 112.249us 1 1 100.00
V1 random keymgr_random 4.440s 631.093us 1 1 100.00
V1 csr_hw_reset keymgr_csr_hw_reset 0.800s 189.390us 1 1 100.00
V1 csr_rw keymgr_csr_rw 0.940s 102.317us 1 1 100.00
V1 csr_bit_bash keymgr_csr_bit_bash 9.170s 856.182us 1 1 100.00
V1 csr_aliasing keymgr_csr_aliasing 4.650s 807.651us 1 1 100.00
V1 csr_mem_rw_with_rand_reset keymgr_csr_mem_rw_with_rand_reset 0.990s 69.519us 1 1 100.00
V1 regwen_csr_and_corresponding_lockable_csr keymgr_csr_rw 0.940s 102.317us 1 1 100.00
keymgr_csr_aliasing 4.650s 807.651us 1 1 100.00
V1 TOTAL 7 7 100.00
V2 cfgen_during_op keymgr_cfg_regwen 1.810s 60.707us 1 1 100.00
V2 sideload keymgr_sideload 2.320s 245.832us 1 1 100.00
keymgr_sideload_kmac 1.550s 24.739us 1 1 100.00
keymgr_sideload_aes 2.120s 302.205us 1 1 100.00
keymgr_sideload_otbn 1.400s 60.765us 1 1 100.00
V2 direct_to_disabled_state keymgr_direct_to_disabled 2.460s 411.773us 1 1 100.00
V2 lc_disable keymgr_lc_disable 2.620s 281.628us 1 1 100.00
V2 kmac_error_response keymgr_kmac_rsp_err 2.020s 104.621us 1 1 100.00
V2 invalid_sw_input keymgr_sw_invalid_input 4.370s 306.834us 1 1 100.00
V2 invalid_hw_input keymgr_hwsw_invalid_input 2.250s 157.466us 1 1 100.00
V2 sync_async_fault_cross keymgr_sync_async_fault_cross 1.600s 164.152us 1 1 100.00
V2 stress_all keymgr_stress_all 4.260s 408.632us 1 1 100.00
V2 intr_test keymgr_intr_test 0.810s 17.181us 1 1 100.00
V2 alert_test keymgr_alert_test 0.660s 52.296us 1 1 100.00
V2 tl_d_oob_addr_access keymgr_tl_errors 2.100s 49.016us 1 1 100.00
V2 tl_d_illegal_access keymgr_tl_errors 2.100s 49.016us 1 1 100.00
V2 tl_d_outstanding_access keymgr_csr_hw_reset 0.800s 189.390us 1 1 100.00
keymgr_csr_rw 0.940s 102.317us 1 1 100.00
keymgr_csr_aliasing 4.650s 807.651us 1 1 100.00
keymgr_same_csr_outstanding 1.290s 189.705us 1 1 100.00
V2 tl_d_partial_access keymgr_csr_hw_reset 0.800s 189.390us 1 1 100.00
keymgr_csr_rw 0.940s 102.317us 1 1 100.00
keymgr_csr_aliasing 4.650s 807.651us 1 1 100.00
keymgr_same_csr_outstanding 1.290s 189.705us 1 1 100.00
V2 TOTAL 16 16 100.00
V2S sec_cm_additional_check keymgr_sec_cm 9.960s 2.209ms 1 1 100.00
V2S tl_intg_err keymgr_sec_cm 9.960s 2.209ms 1 1 100.00
keymgr_tl_intg_err 4.420s 177.186us 1 1 100.00
V2S shadow_reg_update_error keymgr_shadow_reg_errors 2.940s 100.088us 1 1 100.00
V2S shadow_reg_read_clear_staged_value keymgr_shadow_reg_errors 2.940s 100.088us 1 1 100.00
V2S shadow_reg_storage_error keymgr_shadow_reg_errors 2.940s 100.088us 1 1 100.00
V2S shadowed_reset_glitch keymgr_shadow_reg_errors 2.940s 100.088us 1 1 100.00
V2S shadow_reg_update_error_with_csr_rw keymgr_shadow_reg_errors_with_csr_rw 3.160s 104.315us 1 1 100.00
V2S prim_count_check keymgr_sec_cm 9.960s 2.209ms 1 1 100.00
V2S prim_fsm_check keymgr_sec_cm 9.960s 2.209ms 1 1 100.00
V2S sec_cm_bus_integrity keymgr_tl_intg_err 4.420s 177.186us 1 1 100.00
V2S sec_cm_config_shadow keymgr_shadow_reg_errors 2.940s 100.088us 1 1 100.00
V2S sec_cm_op_config_regwen keymgr_cfg_regwen 1.810s 60.707us 1 1 100.00
V2S sec_cm_reseed_config_regwen keymgr_random 4.440s 631.093us 1 1 100.00
keymgr_csr_rw 0.940s 102.317us 1 1 100.00
V2S sec_cm_sw_binding_config_regwen keymgr_random 4.440s 631.093us 1 1 100.00
keymgr_csr_rw 0.940s 102.317us 1 1 100.00
V2S sec_cm_max_key_ver_config_regwen keymgr_random 4.440s 631.093us 1 1 100.00
keymgr_csr_rw 0.940s 102.317us 1 1 100.00
V2S sec_cm_lc_ctrl_intersig_mubi keymgr_lc_disable 2.620s 281.628us 1 1 100.00
V2S sec_cm_constants_consistency keymgr_hwsw_invalid_input 2.250s 157.466us 1 1 100.00
V2S sec_cm_intersig_consistency keymgr_hwsw_invalid_input 2.250s 157.466us 1 1 100.00
V2S sec_cm_hw_key_sw_noaccess keymgr_random 4.440s 631.093us 1 1 100.00
V2S sec_cm_output_keys_ctrl_redun keymgr_sideload_protect 2.420s 200.733us 1 1 100.00
V2S sec_cm_ctrl_fsm_sparse keymgr_sec_cm 9.960s 2.209ms 1 1 100.00
V2S sec_cm_data_fsm_sparse keymgr_sec_cm 9.960s 2.209ms 1 1 100.00
V2S sec_cm_ctrl_fsm_local_esc keymgr_sec_cm 9.960s 2.209ms 1 1 100.00
V2S sec_cm_ctrl_fsm_consistency keymgr_custom_cm 1.870s 90.407us 1 1 100.00
V2S sec_cm_ctrl_fsm_global_esc keymgr_lc_disable 2.620s 281.628us 1 1 100.00
V2S sec_cm_ctrl_ctr_redun keymgr_sec_cm 9.960s 2.209ms 1 1 100.00
V2S sec_cm_kmac_if_fsm_sparse keymgr_sec_cm 9.960s 2.209ms 1 1 100.00
V2S sec_cm_kmac_if_ctr_redun keymgr_sec_cm 9.960s 2.209ms 1 1 100.00
V2S sec_cm_kmac_if_cmd_ctrl_consistency keymgr_custom_cm 1.870s 90.407us 1 1 100.00
V2S sec_cm_kmac_if_done_ctrl_consistency keymgr_custom_cm 1.870s 90.407us 1 1 100.00
V2S sec_cm_reseed_ctr_redun keymgr_sec_cm 9.960s 2.209ms 1 1 100.00
V2S sec_cm_side_load_sel_ctrl_consistency keymgr_custom_cm 1.870s 90.407us 1 1 100.00
V2S sec_cm_sideload_ctrl_fsm_sparse keymgr_sec_cm 9.960s 2.209ms 1 1 100.00
V2S sec_cm_ctrl_key_integrity keymgr_custom_cm 1.870s 90.407us 1 1 100.00
V2S TOTAL 6 6 100.00
V3 stress_all_with_rand_reset keymgr_stress_all_with_rand_reset 19.670s 707.524us 1 1 100.00
V3 TOTAL 1 1 100.00
TOTAL 30 30 100.00