Simulation Results: csrng

 
25/11/2025 16:03:05 sha: 3424e7f json Branch: master Tool: xcelium [unknown]
Coverage statistics
  • score
  • 94.39
  • block
  • 96.54
  • branch
  • 91.61
  • statement
  • 97.37
  • expression
  • 94.6
  • toggle
  • 91.59
  • fsm
  • 64.29
  • assertion
  • 90.42
  • covergroup
  • 77.91
Validation stages
V1
100.00%
V2
100.00%
V2S
100.00%
V3
100.00%
Testpoint Test Max Runtime Sim Time Pass Total %
smoke 1 1 100.00
csrng_smoke 3.000s 17.442us 1 1 100.00
csr_hw_reset 1 1 100.00
csrng_csr_hw_reset 2.000s 14.547us 1 1 100.00
csr_rw 1 1 100.00
csrng_csr_rw 2.000s 30.831us 1 1 100.00
csr_bit_bash 1 1 100.00
csrng_csr_bit_bash 8.000s 324.943us 1 1 100.00
csr_aliasing 1 1 100.00
csrng_csr_aliasing 2.000s 40.291us 1 1 100.00
csr_mem_rw_with_rand_reset 1 1 100.00
csrng_csr_mem_rw_with_rand_reset 4.000s 93.958us 1 1 100.00
regwen_csr_and_corresponding_lockable_csr 2 2 100.00
csrng_csr_rw 2.000s 30.831us 1 1 100.00
csrng_csr_aliasing 2.000s 40.291us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
interrupts 1 1 100.00
csrng_intr 4.000s 58.833us 1 1 100.00
alerts 1 1 100.00
csrng_alert 5.000s 124.520us 1 1 100.00
err 1 1 100.00
csrng_err 2.000s 21.210us 1 1 100.00
cmds 1 1 100.00
csrng_cmds 187.000s 15586.146us 1 1 100.00
life cycle 1 1 100.00
csrng_cmds 187.000s 15586.146us 1 1 100.00
stress_all 1 1 100.00
csrng_stress_all 317.000s 29227.109us 1 1 100.00
intr_test 1 1 100.00
csrng_intr_test 2.000s 14.771us 1 1 100.00
alert_test 1 1 100.00
csrng_alert_test 3.000s 124.728us 1 1 100.00
tl_d_oob_addr_access 1 1 100.00
csrng_tl_errors 3.000s 43.100us 1 1 100.00
tl_d_illegal_access 1 1 100.00
csrng_tl_errors 3.000s 43.100us 1 1 100.00
tl_d_outstanding_access 4 4 100.00
csrng_csr_hw_reset 2.000s 14.547us 1 1 100.00
csrng_csr_rw 2.000s 30.831us 1 1 100.00
csrng_csr_aliasing 2.000s 40.291us 1 1 100.00
csrng_same_csr_outstanding 4.000s 63.516us 1 1 100.00
tl_d_partial_access 4 4 100.00
csrng_csr_hw_reset 2.000s 14.547us 1 1 100.00
csrng_csr_rw 2.000s 30.831us 1 1 100.00
csrng_csr_aliasing 2.000s 40.291us 1 1 100.00
csrng_same_csr_outstanding 4.000s 63.516us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
tl_intg_err 2 2 100.00
csrng_tl_intg_err 3.000s 73.505us 1 1 100.00
csrng_sec_cm 4.000s 210.102us 1 1 100.00
sec_cm_config_regwen 2 2 100.00
csrng_csr_rw 2.000s 30.831us 1 1 100.00
csrng_regwen 2.000s 13.719us 1 1 100.00
sec_cm_config_mubi 1 1 100.00
csrng_alert 5.000s 124.520us 1 1 100.00
sec_cm_intersig_mubi 1 1 100.00
csrng_stress_all 317.000s 29227.109us 1 1 100.00
sec_cm_main_sm_fsm_sparse 3 3 100.00
csrng_intr 4.000s 58.833us 1 1 100.00
csrng_err 2.000s 21.210us 1 1 100.00
csrng_sec_cm 4.000s 210.102us 1 1 100.00
sec_cm_updrsp_fsm_sparse 3 3 100.00
csrng_intr 4.000s 58.833us 1 1 100.00
csrng_err 2.000s 21.210us 1 1 100.00
csrng_sec_cm 4.000s 210.102us 1 1 100.00
sec_cm_update_fsm_sparse 3 3 100.00
csrng_intr 4.000s 58.833us 1 1 100.00
csrng_err 2.000s 21.210us 1 1 100.00
csrng_sec_cm 4.000s 210.102us 1 1 100.00
sec_cm_blk_enc_fsm_sparse 3 3 100.00
csrng_intr 4.000s 58.833us 1 1 100.00
csrng_err 2.000s 21.210us 1 1 100.00
csrng_sec_cm 4.000s 210.102us 1 1 100.00
sec_cm_outblk_fsm_sparse 3 3 100.00
csrng_intr 4.000s 58.833us 1 1 100.00
csrng_err 2.000s 21.210us 1 1 100.00
csrng_sec_cm 4.000s 210.102us 1 1 100.00
sec_cm_gen_cmd_ctr_redun 3 3 100.00
csrng_intr 4.000s 58.833us 1 1 100.00
csrng_err 2.000s 21.210us 1 1 100.00
csrng_sec_cm 4.000s 210.102us 1 1 100.00
sec_cm_drbg_upd_ctr_redun 3 3 100.00
csrng_intr 4.000s 58.833us 1 1 100.00
csrng_err 2.000s 21.210us 1 1 100.00
csrng_sec_cm 4.000s 210.102us 1 1 100.00
sec_cm_drbg_gen_ctr_redun 3 3 100.00
csrng_intr 4.000s 58.833us 1 1 100.00
csrng_err 2.000s 21.210us 1 1 100.00
csrng_sec_cm 4.000s 210.102us 1 1 100.00
sec_cm_ctrl_mubi 1 1 100.00
csrng_alert 5.000s 124.520us 1 1 100.00
sec_cm_main_sm_ctr_local_esc 2 2 100.00
csrng_intr 4.000s 58.833us 1 1 100.00
csrng_err 2.000s 21.210us 1 1 100.00
sec_cm_constants_lc_gated 1 1 100.00
csrng_stress_all 317.000s 29227.109us 1 1 100.00
sec_cm_sw_genbits_bus_consistency 1 1 100.00
csrng_alert 5.000s 124.520us 1 1 100.00
sec_cm_tile_link_bus_integrity 1 1 100.00
csrng_tl_intg_err 3.000s 73.505us 1 1 100.00
sec_cm_aes_cipher_fsm_sparse 3 3 100.00
csrng_intr 4.000s 58.833us 1 1 100.00
csrng_err 2.000s 21.210us 1 1 100.00
csrng_sec_cm 4.000s 210.102us 1 1 100.00
sec_cm_aes_cipher_fsm_redun 2 2 100.00
csrng_intr 4.000s 58.833us 1 1 100.00
csrng_err 2.000s 21.210us 1 1 100.00
sec_cm_aes_cipher_ctrl_sparse 2 2 100.00
csrng_intr 4.000s 58.833us 1 1 100.00
csrng_err 2.000s 21.210us 1 1 100.00
sec_cm_aes_cipher_fsm_local_esc 2 2 100.00
csrng_intr 4.000s 58.833us 1 1 100.00
csrng_err 2.000s 21.210us 1 1 100.00
sec_cm_aes_cipher_ctr_redun 3 3 100.00
csrng_intr 4.000s 58.833us 1 1 100.00
csrng_err 2.000s 21.210us 1 1 100.00
csrng_sec_cm 4.000s 210.102us 1 1 100.00
sec_cm_aes_cipher_data_reg_local_esc 2 2 100.00
csrng_intr 4.000s 58.833us 1 1 100.00
csrng_err 2.000s 21.210us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
stress_all_with_rand_reset 1 1 100.00
csrng_stress_all_with_rand_reset 51.000s 3317.124us 1 1 100.00