| V1 |
|
100.00% |
| V2 |
|
100.00% |
| V2S |
|
100.00% |
| V3 |
|
0.00% |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| wake_up | 1 | 1 | 100.00 | |||
| aes_wake_up | 3.000s | 85.657us | 1 | 1 | 100.00 | |
| smoke | 1 | 1 | 100.00 | |||
| aes_smoke | 3.000s | 53.427us | 1 | 1 | 100.00 | |
| csr_hw_reset | 1 | 1 | 100.00 | |||
| aes_csr_hw_reset | 1.000s | 71.029us | 1 | 1 | 100.00 | |
| csr_rw | 1 | 1 | 100.00 | |||
| aes_csr_rw | 2.000s | 60.519us | 1 | 1 | 100.00 | |
| csr_bit_bash | 1 | 1 | 100.00 | |||
| aes_csr_bit_bash | 6.000s | 611.061us | 1 | 1 | 100.00 | |
| csr_aliasing | 1 | 1 | 100.00 | |||
| aes_csr_aliasing | 3.000s | 114.122us | 1 | 1 | 100.00 | |
| csr_mem_rw_with_rand_reset | 1 | 1 | 100.00 | |||
| aes_csr_mem_rw_with_rand_reset | 2.000s | 128.309us | 1 | 1 | 100.00 | |
| regwen_csr_and_corresponding_lockable_csr | 2 | 2 | 100.00 | |||
| aes_csr_rw | 2.000s | 60.519us | 1 | 1 | 100.00 | |
| aes_csr_aliasing | 3.000s | 114.122us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| algorithm | 3 | 3 | 100.00 | |||
| aes_smoke | 3.000s | 53.427us | 1 | 1 | 100.00 | |
| aes_config_error | 3.000s | 76.540us | 1 | 1 | 100.00 | |
| aes_stress | 3.000s | 73.635us | 1 | 1 | 100.00 | |
| key_length | 3 | 3 | 100.00 | |||
| aes_smoke | 3.000s | 53.427us | 1 | 1 | 100.00 | |
| aes_config_error | 3.000s | 76.540us | 1 | 1 | 100.00 | |
| aes_stress | 3.000s | 73.635us | 1 | 1 | 100.00 | |
| back2back | 2 | 2 | 100.00 | |||
| aes_stress | 3.000s | 73.635us | 1 | 1 | 100.00 | |
| aes_b2b | 4.000s | 193.015us | 1 | 1 | 100.00 | |
| backpressure | 1 | 1 | 100.00 | |||
| aes_stress | 3.000s | 73.635us | 1 | 1 | 100.00 | |
| multi_message | 4 | 4 | 100.00 | |||
| aes_smoke | 3.000s | 53.427us | 1 | 1 | 100.00 | |
| aes_config_error | 3.000s | 76.540us | 1 | 1 | 100.00 | |
| aes_stress | 3.000s | 73.635us | 1 | 1 | 100.00 | |
| aes_alert_reset | 4.000s | 84.333us | 1 | 1 | 100.00 | |
| failure_test | 3 | 3 | 100.00 | |||
| aes_man_cfg_err | 4.000s | 111.703us | 1 | 1 | 100.00 | |
| aes_config_error | 3.000s | 76.540us | 1 | 1 | 100.00 | |
| aes_alert_reset | 4.000s | 84.333us | 1 | 1 | 100.00 | |
| trigger_clear_test | 1 | 1 | 100.00 | |||
| aes_clear | 3.000s | 166.193us | 1 | 1 | 100.00 | |
| nist_test_vectors | 1 | 1 | 100.00 | |||
| aes_nist_vectors | 5.000s | 362.637us | 1 | 1 | 100.00 | |
| reset_recovery | 1 | 1 | 100.00 | |||
| aes_alert_reset | 4.000s | 84.333us | 1 | 1 | 100.00 | |
| stress | 1 | 1 | 100.00 | |||
| aes_stress | 3.000s | 73.635us | 1 | 1 | 100.00 | |
| sideload | 2 | 2 | 100.00 | |||
| aes_stress | 3.000s | 73.635us | 1 | 1 | 100.00 | |
| aes_sideload | 4.000s | 107.976us | 1 | 1 | 100.00 | |
| deinitialization | 1 | 1 | 100.00 | |||
| aes_deinit | 4.000s | 74.410us | 1 | 1 | 100.00 | |
| stress_all | 1 | 1 | 100.00 | |||
| aes_stress_all | 9.000s | 1466.497us | 1 | 1 | 100.00 | |
| alert_test | 1 | 1 | 100.00 | |||
| aes_alert_test | 3.000s | 73.955us | 1 | 1 | 100.00 | |
| tl_d_oob_addr_access | 1 | 1 | 100.00 | |||
| aes_tl_errors | 2.000s | 74.343us | 1 | 1 | 100.00 | |
| tl_d_illegal_access | 1 | 1 | 100.00 | |||
| aes_tl_errors | 2.000s | 74.343us | 1 | 1 | 100.00 | |
| tl_d_outstanding_access | 4 | 4 | 100.00 | |||
| aes_csr_hw_reset | 1.000s | 71.029us | 1 | 1 | 100.00 | |
| aes_csr_rw | 2.000s | 60.519us | 1 | 1 | 100.00 | |
| aes_csr_aliasing | 3.000s | 114.122us | 1 | 1 | 100.00 | |
| aes_same_csr_outstanding | 2.000s | 129.078us | 1 | 1 | 100.00 | |
| tl_d_partial_access | 4 | 4 | 100.00 | |||
| aes_csr_hw_reset | 1.000s | 71.029us | 1 | 1 | 100.00 | |
| aes_csr_rw | 2.000s | 60.519us | 1 | 1 | 100.00 | |
| aes_csr_aliasing | 3.000s | 114.122us | 1 | 1 | 100.00 | |
| aes_same_csr_outstanding | 2.000s | 129.078us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| reseeding | 1 | 1 | 100.00 | |||
| aes_reseed | 4.000s | 85.402us | 1 | 1 | 100.00 | |
| fault_inject | 3 | 3 | 100.00 | |||
| aes_fi | 4.000s | 105.918us | 1 | 1 | 100.00 | |
| aes_control_fi | 3.000s | 71.160us | 1 | 1 | 100.00 | |
| aes_cipher_fi | 3.000s | 62.836us | 1 | 1 | 100.00 | |
| shadow_reg_update_error | 1 | 1 | 100.00 | |||
| aes_shadow_reg_errors | 2.000s | 120.109us | 1 | 1 | 100.00 | |
| shadow_reg_read_clear_staged_value | 1 | 1 | 100.00 | |||
| aes_shadow_reg_errors | 2.000s | 120.109us | 1 | 1 | 100.00 | |
| shadow_reg_storage_error | 1 | 1 | 100.00 | |||
| aes_shadow_reg_errors | 2.000s | 120.109us | 1 | 1 | 100.00 | |
| shadowed_reset_glitch | 1 | 1 | 100.00 | |||
| aes_shadow_reg_errors | 2.000s | 120.109us | 1 | 1 | 100.00 | |
| shadow_reg_update_error_with_csr_rw | 1 | 1 | 100.00 | |||
| aes_shadow_reg_errors_with_csr_rw | 3.000s | 638.009us | 1 | 1 | 100.00 | |
| tl_intg_err | 2 | 2 | 100.00 | |||
| aes_sec_cm | 4.000s | 422.698us | 1 | 1 | 100.00 | |
| aes_tl_intg_err | 3.000s | 238.434us | 1 | 1 | 100.00 | |
| sec_cm_bus_integrity | 1 | 1 | 100.00 | |||
| aes_tl_intg_err | 3.000s | 238.434us | 1 | 1 | 100.00 | |
| sec_cm_lc_escalate_en_intersig_mubi | 1 | 1 | 100.00 | |||
| aes_alert_reset | 4.000s | 84.333us | 1 | 1 | 100.00 | |
| sec_cm_main_config_shadow | 1 | 1 | 100.00 | |||
| aes_shadow_reg_errors | 2.000s | 120.109us | 1 | 1 | 100.00 | |
| sec_cm_main_config_sparse | 4 | 4 | 100.00 | |||
| aes_smoke | 3.000s | 53.427us | 1 | 1 | 100.00 | |
| aes_stress | 3.000s | 73.635us | 1 | 1 | 100.00 | |
| aes_alert_reset | 4.000s | 84.333us | 1 | 1 | 100.00 | |
| aes_core_fi | 3.000s | 62.942us | 1 | 1 | 100.00 | |
| sec_cm_aux_config_shadow | 1 | 1 | 100.00 | |||
| aes_shadow_reg_errors | 2.000s | 120.109us | 1 | 1 | 100.00 | |
| sec_cm_aux_config_regwen | 2 | 2 | 100.00 | |||
| aes_readability | 3.000s | 61.387us | 1 | 1 | 100.00 | |
| aes_stress | 3.000s | 73.635us | 1 | 1 | 100.00 | |
| sec_cm_key_sideload | 2 | 2 | 100.00 | |||
| aes_stress | 3.000s | 73.635us | 1 | 1 | 100.00 | |
| aes_sideload | 4.000s | 107.976us | 1 | 1 | 100.00 | |
| sec_cm_key_sw_unreadable | 1 | 1 | 100.00 | |||
| aes_readability | 3.000s | 61.387us | 1 | 1 | 100.00 | |
| sec_cm_data_reg_sw_unreadable | 1 | 1 | 100.00 | |||
| aes_readability | 3.000s | 61.387us | 1 | 1 | 100.00 | |
| sec_cm_key_sec_wipe | 1 | 1 | 100.00 | |||
| aes_readability | 3.000s | 61.387us | 1 | 1 | 100.00 | |
| sec_cm_iv_config_sec_wipe | 1 | 1 | 100.00 | |||
| aes_readability | 3.000s | 61.387us | 1 | 1 | 100.00 | |
| sec_cm_data_reg_sec_wipe | 1 | 1 | 100.00 | |||
| aes_readability | 3.000s | 61.387us | 1 | 1 | 100.00 | |
| sec_cm_data_reg_key_sca | 1 | 1 | 100.00 | |||
| aes_stress | 3.000s | 73.635us | 1 | 1 | 100.00 | |
| sec_cm_key_masking | 1 | 1 | 100.00 | |||
| aes_stress | 3.000s | 73.635us | 1 | 1 | 100.00 | |
| sec_cm_main_fsm_sparse | 1 | 1 | 100.00 | |||
| aes_fi | 4.000s | 105.918us | 1 | 1 | 100.00 | |
| sec_cm_main_fsm_redun | 4 | 4 | 100.00 | |||
| aes_fi | 4.000s | 105.918us | 1 | 1 | 100.00 | |
| aes_control_fi | 3.000s | 71.160us | 1 | 1 | 100.00 | |
| aes_cipher_fi | 3.000s | 62.836us | 1 | 1 | 100.00 | |
| aes_ctr_fi | 2.000s | 75.868us | 1 | 1 | 100.00 | |
| sec_cm_cipher_fsm_sparse | 1 | 1 | 100.00 | |||
| aes_fi | 4.000s | 105.918us | 1 | 1 | 100.00 | |
| sec_cm_cipher_fsm_redun | 3 | 3 | 100.00 | |||
| aes_fi | 4.000s | 105.918us | 1 | 1 | 100.00 | |
| aes_control_fi | 3.000s | 71.160us | 1 | 1 | 100.00 | |
| aes_cipher_fi | 3.000s | 62.836us | 1 | 1 | 100.00 | |
| sec_cm_cipher_ctr_redun | 1 | 1 | 100.00 | |||
| aes_cipher_fi | 3.000s | 62.836us | 1 | 1 | 100.00 | |
| sec_cm_ctr_fsm_sparse | 1 | 1 | 100.00 | |||
| aes_fi | 4.000s | 105.918us | 1 | 1 | 100.00 | |
| sec_cm_ctr_fsm_redun | 3 | 3 | 100.00 | |||
| aes_fi | 4.000s | 105.918us | 1 | 1 | 100.00 | |
| aes_control_fi | 3.000s | 71.160us | 1 | 1 | 100.00 | |
| aes_ctr_fi | 2.000s | 75.868us | 1 | 1 | 100.00 | |
| sec_cm_ctrl_sparse | 4 | 4 | 100.00 | |||
| aes_fi | 4.000s | 105.918us | 1 | 1 | 100.00 | |
| aes_control_fi | 3.000s | 71.160us | 1 | 1 | 100.00 | |
| aes_cipher_fi | 3.000s | 62.836us | 1 | 1 | 100.00 | |
| aes_ctr_fi | 2.000s | 75.868us | 1 | 1 | 100.00 | |
| sec_cm_main_fsm_global_esc | 1 | 1 | 100.00 | |||
| aes_alert_reset | 4.000s | 84.333us | 1 | 1 | 100.00 | |
| sec_cm_main_fsm_local_esc | 4 | 4 | 100.00 | |||
| aes_fi | 4.000s | 105.918us | 1 | 1 | 100.00 | |
| aes_control_fi | 3.000s | 71.160us | 1 | 1 | 100.00 | |
| aes_cipher_fi | 3.000s | 62.836us | 1 | 1 | 100.00 | |
| aes_ctr_fi | 2.000s | 75.868us | 1 | 1 | 100.00 | |
| sec_cm_cipher_fsm_local_esc | 4 | 4 | 100.00 | |||
| aes_fi | 4.000s | 105.918us | 1 | 1 | 100.00 | |
| aes_control_fi | 3.000s | 71.160us | 1 | 1 | 100.00 | |
| aes_cipher_fi | 3.000s | 62.836us | 1 | 1 | 100.00 | |
| aes_ctr_fi | 2.000s | 75.868us | 1 | 1 | 100.00 | |
| sec_cm_ctr_fsm_local_esc | 3 | 3 | 100.00 | |||
| aes_fi | 4.000s | 105.918us | 1 | 1 | 100.00 | |
| aes_control_fi | 3.000s | 71.160us | 1 | 1 | 100.00 | |
| aes_ctr_fi | 2.000s | 75.868us | 1 | 1 | 100.00 | |
| sec_cm_data_reg_local_esc | 3 | 3 | 100.00 | |||
| aes_fi | 4.000s | 105.918us | 1 | 1 | 100.00 | |
| aes_control_fi | 3.000s | 71.160us | 1 | 1 | 100.00 | |
| aes_cipher_fi | 3.000s | 62.836us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| stress_all_with_rand_reset | 0 | 1 | 0.00 | |||
| aes_stress_all_with_rand_reset | 3.000s | 255.704us | 0 | 1 | 0.00 | |
| Test | seed | line | log context | |
|---|---|---|---|---|
| UVM_FATAL (aes_base_vseq.sv:74) [aes_alert_reset_vseq] Check failed (aes_ctrl_aux[*] == cfg.do_reseed) | ||||
| aes_stress_all_with_rand_reset | 106971629968781816308526781665912326315320711824644771896614029741225683102251 | 141 |
UVM_FATAL @ 255704004 ps: (aes_base_vseq.sv:74) [uvm_test_top.env.virtual_sequencer.aes_alert_reset_vseq] Check failed (aes_ctrl_aux[0] == cfg.do_reseed)
UVM_INFO @ 255704004 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
|
|