| V1 |
|
100.00% |
| V2 |
|
93.33% |
| V2S |
|
100.00% |
| V3 |
|
100.00% |
| unmapped |
|
100.00% |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| ac_range_check_smoke | 1 | 1 | 100.00 | |||
| ac_range_check_smoke | 33.000s | 880.071us | 1 | 1 | 100.00 | |
| ac_range_check_smoke_racl | 1 | 1 | 100.00 | |||
| ac_range_check_smoke_racl | 37.000s | 551.468us | 1 | 1 | 100.00 | |
| csr_hw_reset | 1 | 1 | 100.00 | |||
| ac_range_check_csr_hw_reset | 3.000s | 40.055us | 1 | 1 | 100.00 | |
| csr_rw | 1 | 1 | 100.00 | |||
| ac_range_check_csr_rw | 2.000s | 79.277us | 1 | 1 | 100.00 | |
| csr_bit_bash | 1 | 1 | 100.00 | |||
| ac_range_check_csr_bit_bash | 33.000s | 9824.970us | 1 | 1 | 100.00 | |
| csr_aliasing | 1 | 1 | 100.00 | |||
| ac_range_check_csr_aliasing | 19.000s | 1078.473us | 1 | 1 | 100.00 | |
| csr_mem_rw_with_rand_reset | 1 | 1 | 100.00 | |||
| ac_range_check_csr_mem_rw_with_rand_reset | 3.000s | 153.609us | 1 | 1 | 100.00 | |
| regwen_csr_and_corresponding_lockable_csr | 2 | 2 | 100.00 | |||
| ac_range_check_csr_rw | 2.000s | 79.277us | 1 | 1 | 100.00 | |
| ac_range_check_csr_aliasing | 19.000s | 1078.473us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| ac_range_check_lock_range | 1 | 1 | 100.00 | |||
| ac_range_check_lock_range | 8.000s | 78.909us | 1 | 1 | 100.00 | |
| ac_range_bypass_enable | 1 | 1 | 100.00 | |||
| ac_range_check_bypass | 28.000s | 450.305us | 1 | 1 | 100.00 | |
| stress_all | 0 | 1 | 0.00 | |||
| ac_range_check_stress_all | 74.000s | 2565.531us | 0 | 1 | 0.00 | |
| alert_test | 1 | 1 | 100.00 | |||
| ac_range_check_alert_test | 3.000s | 46.200us | 1 | 1 | 100.00 | |
| intr_test | 1 | 1 | 100.00 | |||
| ac_range_check_intr_test | 2.000s | 43.123us | 1 | 1 | 100.00 | |
| tl_d_oob_addr_access | 1 | 1 | 100.00 | |||
| ac_range_check_tl_errors | 4.000s | 198.218us | 1 | 1 | 100.00 | |
| tl_d_illegal_access | 1 | 1 | 100.00 | |||
| ac_range_check_tl_errors | 4.000s | 198.218us | 1 | 1 | 100.00 | |
| tl_d_outstanding_access | 4 | 4 | 100.00 | |||
| ac_range_check_csr_hw_reset | 3.000s | 40.055us | 1 | 1 | 100.00 | |
| ac_range_check_csr_rw | 2.000s | 79.277us | 1 | 1 | 100.00 | |
| ac_range_check_csr_aliasing | 19.000s | 1078.473us | 1 | 1 | 100.00 | |
| ac_range_check_same_csr_outstanding | 4.000s | 443.397us | 1 | 1 | 100.00 | |
| tl_d_partial_access | 4 | 4 | 100.00 | |||
| ac_range_check_csr_hw_reset | 3.000s | 40.055us | 1 | 1 | 100.00 | |
| ac_range_check_csr_rw | 2.000s | 79.277us | 1 | 1 | 100.00 | |
| ac_range_check_csr_aliasing | 19.000s | 1078.473us | 1 | 1 | 100.00 | |
| ac_range_check_same_csr_outstanding | 4.000s | 443.397us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| shadow_reg_update_error | 1 | 1 | 100.00 | |||
| ac_range_check_shadow_reg_errors | 10.000s | 729.348us | 1 | 1 | 100.00 | |
| shadow_reg_read_clear_staged_value | 1 | 1 | 100.00 | |||
| ac_range_check_shadow_reg_errors | 10.000s | 729.348us | 1 | 1 | 100.00 | |
| shadow_reg_storage_error | 1 | 1 | 100.00 | |||
| ac_range_check_shadow_reg_errors | 10.000s | 729.348us | 1 | 1 | 100.00 | |
| shadowed_reset_glitch | 1 | 1 | 100.00 | |||
| ac_range_check_shadow_reg_errors | 10.000s | 729.348us | 1 | 1 | 100.00 | |
| shadow_reg_update_error_with_csr_rw | 1 | 1 | 100.00 | |||
| ac_range_check_shadow_reg_errors_with_csr_rw | 61.000s | 3089.491us | 1 | 1 | 100.00 | |
| tl_intg_err | 2 | 2 | 100.00 | |||
| ac_range_check_sec_cm | 3.000s | 16.784us | 1 | 1 | 100.00 | |
| ac_range_check_tl_intg_err | 9.000s | 710.237us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| stress_all_with_rand_reset | 1 | 1 | 100.00 | |||
| ac_range_check_stress_all_with_rand_reset | 224.000s | 6107.914us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| Unmapped | 1 | 1 | 100.00 | |||
| ac_range_check_smoke_high_threshold | 34.000s | 20147.806us | 1 | 1 | 100.00 | |
| Test | seed | line | log context | |
|---|---|---|---|---|
| UVM_ERROR (ac_range_check_scoreboard.sv:374) [scoreboard] Check failed csr.get_mirrored_value() == item.d_data (* [*] vs * [*]) reg name: ac_range_check_reg_block.intr_state | ||||
| ac_range_check_stress_all | 111893475667344336974642390411172627727064027870077937832797752350893258948887 | 9119 |
UVM_ERROR @ 2565531128 ps: (ac_range_check_scoreboard.sv:374) [uvm_test_top.env.scoreboard] Check failed csr.get_mirrored_value() == item.d_data (1 [0x1] vs 0 [0x0]) reg name: ac_range_check_reg_block.intr_state
UVM_INFO @ 2565531128 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
|
|