Simulation Results: rom_ctrl

 
10/12/2025 16:08:41 sha: 141563d json Branch: master Tool: vcs [unknown]
Coverage statistics
  • Total
  • 95.98 %
  • code
  • 96.51 %
  • assert
  • 95.49 %
  • func
  • 95.94 %
  • line
  • 99.32 %
  • branch
  • 97.45 %
  • cond
  • 92.87 %
  • toggle
  • 99.59 %
  • FSM
  • 93.33 %
Validation stages
V1
100.00%
V2
100.00%
V2S
75.00%
V3
100.00%
Testpoint Test Max Runtime Sim Time Pass Total %
smoke 1 1 100.00
rom_ctrl_smoke 4.680s 567.187us 1 1 100.00
csr_hw_reset 1 1 100.00
rom_ctrl_csr_hw_reset 5.470s 136.562us 1 1 100.00
csr_rw 1 1 100.00
rom_ctrl_csr_rw 3.950s 290.795us 1 1 100.00
csr_bit_bash 1 1 100.00
rom_ctrl_csr_bit_bash 4.850s 126.129us 1 1 100.00
csr_aliasing 1 1 100.00
rom_ctrl_csr_aliasing 5.540s 173.321us 1 1 100.00
csr_mem_rw_with_rand_reset 1 1 100.00
rom_ctrl_csr_mem_rw_with_rand_reset 4.570s 148.878us 1 1 100.00
regwen_csr_and_corresponding_lockable_csr 2 2 100.00
rom_ctrl_csr_rw 3.950s 290.795us 1 1 100.00
rom_ctrl_csr_aliasing 5.540s 173.321us 1 1 100.00
mem_walk 1 1 100.00
rom_ctrl_mem_walk 4.200s 308.272us 1 1 100.00
mem_partial_access 1 1 100.00
rom_ctrl_mem_partial_access 4.360s 173.035us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
max_throughput_chk 1 1 100.00
rom_ctrl_max_throughput_chk 5.090s 144.345us 1 1 100.00
stress_all 1 1 100.00
rom_ctrl_stress_all 13.550s 2353.378us 1 1 100.00
kmac_err_chk 1 1 100.00
rom_ctrl_kmac_err_chk 6.370s 385.424us 1 1 100.00
alert_test 1 1 100.00
rom_ctrl_alert_test 4.260s 164.662us 1 1 100.00
tl_d_oob_addr_access 1 1 100.00
rom_ctrl_tl_errors 5.240s 126.864us 1 1 100.00
tl_d_illegal_access 1 1 100.00
rom_ctrl_tl_errors 5.240s 126.864us 1 1 100.00
tl_d_outstanding_access 4 4 100.00
rom_ctrl_csr_hw_reset 5.470s 136.562us 1 1 100.00
rom_ctrl_csr_rw 3.950s 290.795us 1 1 100.00
rom_ctrl_csr_aliasing 5.540s 173.321us 1 1 100.00
rom_ctrl_same_csr_outstanding 5.380s 180.259us 1 1 100.00
tl_d_partial_access 4 4 100.00
rom_ctrl_csr_hw_reset 5.470s 136.562us 1 1 100.00
rom_ctrl_csr_rw 3.950s 290.795us 1 1 100.00
rom_ctrl_csr_aliasing 5.540s 173.321us 1 1 100.00
rom_ctrl_same_csr_outstanding 5.380s 180.259us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
corrupt_sig_fatal_chk 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 57.090s 1480.434us 1 1 100.00
passthru_mem_tl_intg_err 1 1 100.00
rom_ctrl_passthru_mem_tl_intg_err 18.830s 597.699us 1 1 100.00
tl_intg_err 1 2 50.00
rom_ctrl_sec_cm 196.710s 1827.443us 0 1 0.00
rom_ctrl_tl_intg_err 23.080s 932.956us 1 1 100.00
prim_fsm_check 0 1 0.00
rom_ctrl_sec_cm 196.710s 1827.443us 0 1 0.00
prim_count_check 0 1 0.00
rom_ctrl_sec_cm 196.710s 1827.443us 0 1 0.00
sec_cm_checker_ctr_consistency 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 57.090s 1480.434us 1 1 100.00
sec_cm_checker_ctrl_flow_consistency 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 57.090s 1480.434us 1 1 100.00
sec_cm_checker_fsm_local_esc 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 57.090s 1480.434us 1 1 100.00
sec_cm_compare_ctrl_flow_consistency 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 57.090s 1480.434us 1 1 100.00
sec_cm_compare_ctr_consistency 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 57.090s 1480.434us 1 1 100.00
sec_cm_compare_ctr_redun 0 1 0.00
rom_ctrl_sec_cm 196.710s 1827.443us 0 1 0.00
sec_cm_fsm_sparse 0 1 0.00
rom_ctrl_sec_cm 196.710s 1827.443us 0 1 0.00
sec_cm_mem_scramble 1 1 100.00
rom_ctrl_smoke 4.680s 567.187us 1 1 100.00
sec_cm_mem_digest 1 1 100.00
rom_ctrl_smoke 4.680s 567.187us 1 1 100.00
sec_cm_intersig_mubi 1 1 100.00
rom_ctrl_smoke 4.680s 567.187us 1 1 100.00
sec_cm_bus_integrity 1 1 100.00
rom_ctrl_tl_intg_err 23.080s 932.956us 1 1 100.00
sec_cm_bus_local_esc 2 2 100.00
rom_ctrl_corrupt_sig_fatal_chk 57.090s 1480.434us 1 1 100.00
rom_ctrl_kmac_err_chk 6.370s 385.424us 1 1 100.00
sec_cm_mux_mubi 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 57.090s 1480.434us 1 1 100.00
sec_cm_mux_consistency 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 57.090s 1480.434us 1 1 100.00
sec_cm_ctrl_redun 1 1 100.00
rom_ctrl_corrupt_sig_fatal_chk 57.090s 1480.434us 1 1 100.00
sec_cm_ctrl_mem_integrity 1 1 100.00
rom_ctrl_passthru_mem_tl_intg_err 18.830s 597.699us 1 1 100.00
sec_cm_tlul_fifo_ctr_redun 0 1 0.00
rom_ctrl_sec_cm 196.710s 1827.443us 0 1 0.00
Testpoint Test Max Runtime Sim Time Pass Total %
stress_all_with_rand_reset 1 1 100.00
rom_ctrl_stress_all_with_rand_reset 62.840s 1239.505us 1 1 100.00

Error Messages

   Test seed line log context
Offending '(d2h.d_opcode === (((curr_fwd ? curr_req.opcode : pend_req[d2h.d_source].opcode) == Get) ? AccessAckData : AccessAck))'
rom_ctrl_sec_cm 15951960809481961932919980504438024598609216617148574264616228358220066694179 174
Offending '(d2h.d_opcode === (((curr_fwd ? curr_req.opcode : pend_req[d2h.d_source].opcode) == Get) ? AccessAckData : AccessAck))'
"src/lowrisc_tlul_common_0.1/rtl/tlul_assert.sv", 292: tb.dut.rom_tlul_assert_device.gen_device.gen_d2h.respSzEqReqSz_A: started at 23907819ps failed at 23907819ps
Offending '(d2h.d_size === (curr_fwd ? curr_req.size : pend_req[d2h.d_source].size))'
"src/lowrisc_tlul_common_0.1/rtl/tlul_assert.sv", 293: tb.dut.rom_tlul_assert_device.gen_device.gen_d2h.respMustHaveReq_A: started at 23907819ps failed at 23907819ps
Offending '(curr_fwd | pend_req[d2h.d_source].pend)'