| V1 |
|
100.00% |
| V2 |
|
100.00% |
| V2S |
|
75.00% |
| V3 |
|
100.00% |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| smoke | 1 | 1 | 100.00 | |||
| rom_ctrl_smoke | 7.700s | 578.042us | 1 | 1 | 100.00 | |
| csr_hw_reset | 1 | 1 | 100.00 | |||
| rom_ctrl_csr_hw_reset | 9.320s | 299.128us | 1 | 1 | 100.00 | |
| csr_rw | 1 | 1 | 100.00 | |||
| rom_ctrl_csr_rw | 7.110s | 294.881us | 1 | 1 | 100.00 | |
| csr_bit_bash | 1 | 1 | 100.00 | |||
| rom_ctrl_csr_bit_bash | 7.440s | 1159.502us | 1 | 1 | 100.00 | |
| csr_aliasing | 1 | 1 | 100.00 | |||
| rom_ctrl_csr_aliasing | 6.470s | 3145.172us | 1 | 1 | 100.00 | |
| csr_mem_rw_with_rand_reset | 1 | 1 | 100.00 | |||
| rom_ctrl_csr_mem_rw_with_rand_reset | 7.460s | 303.853us | 1 | 1 | 100.00 | |
| regwen_csr_and_corresponding_lockable_csr | 2 | 2 | 100.00 | |||
| rom_ctrl_csr_rw | 7.110s | 294.881us | 1 | 1 | 100.00 | |
| rom_ctrl_csr_aliasing | 6.470s | 3145.172us | 1 | 1 | 100.00 | |
| mem_walk | 1 | 1 | 100.00 | |||
| rom_ctrl_mem_walk | 6.400s | 2086.543us | 1 | 1 | 100.00 | |
| mem_partial_access | 1 | 1 | 100.00 | |||
| rom_ctrl_mem_partial_access | 6.450s | 216.453us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| max_throughput_chk | 1 | 1 | 100.00 | |||
| rom_ctrl_max_throughput_chk | 7.680s | 1058.862us | 1 | 1 | 100.00 | |
| stress_all | 1 | 1 | 100.00 | |||
| rom_ctrl_stress_all | 22.150s | 849.058us | 1 | 1 | 100.00 | |
| kmac_err_chk | 1 | 1 | 100.00 | |||
| rom_ctrl_kmac_err_chk | 14.540s | 550.338us | 1 | 1 | 100.00 | |
| alert_test | 1 | 1 | 100.00 | |||
| rom_ctrl_alert_test | 5.870s | 207.442us | 1 | 1 | 100.00 | |
| tl_d_oob_addr_access | 1 | 1 | 100.00 | |||
| rom_ctrl_tl_errors | 11.480s | 1150.003us | 1 | 1 | 100.00 | |
| tl_d_illegal_access | 1 | 1 | 100.00 | |||
| rom_ctrl_tl_errors | 11.480s | 1150.003us | 1 | 1 | 100.00 | |
| tl_d_outstanding_access | 4 | 4 | 100.00 | |||
| rom_ctrl_csr_hw_reset | 9.320s | 299.128us | 1 | 1 | 100.00 | |
| rom_ctrl_csr_rw | 7.110s | 294.881us | 1 | 1 | 100.00 | |
| rom_ctrl_csr_aliasing | 6.470s | 3145.172us | 1 | 1 | 100.00 | |
| rom_ctrl_same_csr_outstanding | 6.110s | 260.837us | 1 | 1 | 100.00 | |
| tl_d_partial_access | 4 | 4 | 100.00 | |||
| rom_ctrl_csr_hw_reset | 9.320s | 299.128us | 1 | 1 | 100.00 | |
| rom_ctrl_csr_rw | 7.110s | 294.881us | 1 | 1 | 100.00 | |
| rom_ctrl_csr_aliasing | 6.470s | 3145.172us | 1 | 1 | 100.00 | |
| rom_ctrl_same_csr_outstanding | 6.110s | 260.837us | 1 | 1 | 100.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| corrupt_sig_fatal_chk | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 112.770s | 12576.822us | 1 | 1 | 100.00 | |
| passthru_mem_tl_intg_err | 1 | 1 | 100.00 | |||
| rom_ctrl_passthru_mem_tl_intg_err | 26.500s | 1098.450us | 1 | 1 | 100.00 | |
| tl_intg_err | 1 | 2 | 50.00 | |||
| rom_ctrl_sec_cm | 444.850s | 1328.177us | 0 | 1 | 0.00 | |
| rom_ctrl_tl_intg_err | 96.400s | 1299.768us | 1 | 1 | 100.00 | |
| prim_fsm_check | 0 | 1 | 0.00 | |||
| rom_ctrl_sec_cm | 444.850s | 1328.177us | 0 | 1 | 0.00 | |
| prim_count_check | 0 | 1 | 0.00 | |||
| rom_ctrl_sec_cm | 444.850s | 1328.177us | 0 | 1 | 0.00 | |
| sec_cm_checker_ctr_consistency | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 112.770s | 12576.822us | 1 | 1 | 100.00 | |
| sec_cm_checker_ctrl_flow_consistency | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 112.770s | 12576.822us | 1 | 1 | 100.00 | |
| sec_cm_checker_fsm_local_esc | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 112.770s | 12576.822us | 1 | 1 | 100.00 | |
| sec_cm_compare_ctrl_flow_consistency | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 112.770s | 12576.822us | 1 | 1 | 100.00 | |
| sec_cm_compare_ctr_consistency | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 112.770s | 12576.822us | 1 | 1 | 100.00 | |
| sec_cm_compare_ctr_redun | 0 | 1 | 0.00 | |||
| rom_ctrl_sec_cm | 444.850s | 1328.177us | 0 | 1 | 0.00 | |
| sec_cm_fsm_sparse | 0 | 1 | 0.00 | |||
| rom_ctrl_sec_cm | 444.850s | 1328.177us | 0 | 1 | 0.00 | |
| sec_cm_mem_scramble | 1 | 1 | 100.00 | |||
| rom_ctrl_smoke | 7.700s | 578.042us | 1 | 1 | 100.00 | |
| sec_cm_mem_digest | 1 | 1 | 100.00 | |||
| rom_ctrl_smoke | 7.700s | 578.042us | 1 | 1 | 100.00 | |
| sec_cm_intersig_mubi | 1 | 1 | 100.00 | |||
| rom_ctrl_smoke | 7.700s | 578.042us | 1 | 1 | 100.00 | |
| sec_cm_bus_integrity | 1 | 1 | 100.00 | |||
| rom_ctrl_tl_intg_err | 96.400s | 1299.768us | 1 | 1 | 100.00 | |
| sec_cm_bus_local_esc | 2 | 2 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 112.770s | 12576.822us | 1 | 1 | 100.00 | |
| rom_ctrl_kmac_err_chk | 14.540s | 550.338us | 1 | 1 | 100.00 | |
| sec_cm_mux_mubi | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 112.770s | 12576.822us | 1 | 1 | 100.00 | |
| sec_cm_mux_consistency | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 112.770s | 12576.822us | 1 | 1 | 100.00 | |
| sec_cm_ctrl_redun | 1 | 1 | 100.00 | |||
| rom_ctrl_corrupt_sig_fatal_chk | 112.770s | 12576.822us | 1 | 1 | 100.00 | |
| sec_cm_ctrl_mem_integrity | 1 | 1 | 100.00 | |||
| rom_ctrl_passthru_mem_tl_intg_err | 26.500s | 1098.450us | 1 | 1 | 100.00 | |
| sec_cm_tlul_fifo_ctr_redun | 0 | 1 | 0.00 | |||
| rom_ctrl_sec_cm | 444.850s | 1328.177us | 0 | 1 | 0.00 | |
| Testpoint | Test | Max Runtime | Sim Time | Pass | Total | % |
|---|---|---|---|---|---|---|
| stress_all_with_rand_reset | 1 | 1 | 100.00 | |||
| rom_ctrl_stress_all_with_rand_reset | 34.220s | 2644.923us | 1 | 1 | 100.00 | |
| Test | seed | line | log context | |
|---|---|---|---|---|
| Offending '(d2h.d_opcode === (((curr_fwd ? curr_req.opcode : pend_req[d2h.d_source].opcode) == Get) ? AccessAckData : AccessAck))' | ||||
| rom_ctrl_sec_cm | 19956735033760694143115526614862567587277099944203718169048151676811529127989 | 484 |
Offending '(d2h.d_opcode === (((curr_fwd ? curr_req.opcode : pend_req[d2h.d_source].opcode) == Get) ? AccessAckData : AccessAck))'
"src/lowrisc_tlul_common_0.1/rtl/tlul_assert.sv", 292: tb.dut.rom_tlul_assert_device.gen_device.gen_d2h.respSzEqReqSz_A: started at 71747402ps failed at 71747402ps
Offending '(d2h.d_size === (curr_fwd ? curr_req.size : pend_req[d2h.d_source].size))'
"src/lowrisc_tlul_common_0.1/rtl/tlul_assert.sv", 293: tb.dut.rom_tlul_assert_device.gen_device.gen_d2h.respMustHaveReq_A: started at 71747402ps failed at 71747402ps
Offending '(curr_fwd | pend_req[d2h.d_source].pend)'
|
|