Simulation Results: aes

 
16/12/2025 16:01:43 sha: de081ff json Branch: master Tool: xcelium [unknown]
Coverage statistics
  • Total
  • 88.20 %
  • code
  • 87.61 %
  • assert
  • 97.75 %
  • func
  • 79.24 %
  • block
  • 88.91 %
  • line
  • 91.22 %
  • branch
  • 78.33 %
  • toggle
  • 97.90 %
  • FSM
  • 82.99 %
Validation stages
V1
100.00%
V2
100.00%
V2S
100.00%
V3
0.00%
Testpoint Test Max Runtime Sim Time Pass Total %
wake_up 1 1 100.00
aes_wake_up 1.000s 58.965us 1 1 100.00
smoke 1 1 100.00
aes_smoke 2.000s 80.710us 1 1 100.00
csr_hw_reset 1 1 100.00
aes_csr_hw_reset 1.000s 71.060us 1 1 100.00
csr_rw 1 1 100.00
aes_csr_rw 2.000s 65.519us 1 1 100.00
csr_bit_bash 1 1 100.00
aes_csr_bit_bash 5.000s 586.026us 1 1 100.00
csr_aliasing 1 1 100.00
aes_csr_aliasing 3.000s 287.411us 1 1 100.00
csr_mem_rw_with_rand_reset 1 1 100.00
aes_csr_mem_rw_with_rand_reset 2.000s 89.716us 1 1 100.00
regwen_csr_and_corresponding_lockable_csr 2 2 100.00
aes_csr_rw 2.000s 65.519us 1 1 100.00
aes_csr_aliasing 3.000s 287.411us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
algorithm 3 3 100.00
aes_smoke 2.000s 80.710us 1 1 100.00
aes_config_error 3.000s 201.239us 1 1 100.00
aes_stress 2.000s 108.210us 1 1 100.00
key_length 3 3 100.00
aes_smoke 2.000s 80.710us 1 1 100.00
aes_config_error 3.000s 201.239us 1 1 100.00
aes_stress 2.000s 108.210us 1 1 100.00
back2back 2 2 100.00
aes_stress 2.000s 108.210us 1 1 100.00
aes_b2b 5.000s 181.457us 1 1 100.00
backpressure 1 1 100.00
aes_stress 2.000s 108.210us 1 1 100.00
multi_message 4 4 100.00
aes_smoke 2.000s 80.710us 1 1 100.00
aes_config_error 3.000s 201.239us 1 1 100.00
aes_stress 2.000s 108.210us 1 1 100.00
aes_alert_reset 2.000s 155.740us 1 1 100.00
failure_test 3 3 100.00
aes_man_cfg_err 2.000s 96.480us 1 1 100.00
aes_config_error 3.000s 201.239us 1 1 100.00
aes_alert_reset 2.000s 155.740us 1 1 100.00
trigger_clear_test 1 1 100.00
aes_clear 3.000s 165.159us 1 1 100.00
nist_test_vectors 1 1 100.00
aes_nist_vectors 4.000s 257.997us 1 1 100.00
reset_recovery 1 1 100.00
aes_alert_reset 2.000s 155.740us 1 1 100.00
stress 1 1 100.00
aes_stress 2.000s 108.210us 1 1 100.00
sideload 2 2 100.00
aes_stress 2.000s 108.210us 1 1 100.00
aes_sideload 2.000s 119.454us 1 1 100.00
deinitialization 1 1 100.00
aes_deinit 3.000s 204.597us 1 1 100.00
stress_all 1 1 100.00
aes_stress_all 16.000s 1695.479us 1 1 100.00
alert_test 1 1 100.00
aes_alert_test 2.000s 66.783us 1 1 100.00
tl_d_oob_addr_access 1 1 100.00
aes_tl_errors 2.000s 138.510us 1 1 100.00
tl_d_illegal_access 1 1 100.00
aes_tl_errors 2.000s 138.510us 1 1 100.00
tl_d_outstanding_access 4 4 100.00
aes_csr_hw_reset 1.000s 71.060us 1 1 100.00
aes_csr_rw 2.000s 65.519us 1 1 100.00
aes_csr_aliasing 3.000s 287.411us 1 1 100.00
aes_same_csr_outstanding 2.000s 82.150us 1 1 100.00
tl_d_partial_access 4 4 100.00
aes_csr_hw_reset 1.000s 71.060us 1 1 100.00
aes_csr_rw 2.000s 65.519us 1 1 100.00
aes_csr_aliasing 3.000s 287.411us 1 1 100.00
aes_same_csr_outstanding 2.000s 82.150us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
reseeding 1 1 100.00
aes_reseed 2.000s 74.620us 1 1 100.00
fault_inject 3 3 100.00
aes_fi 3.000s 126.764us 1 1 100.00
aes_control_fi 2.000s 64.635us 1 1 100.00
aes_cipher_fi 1.000s 59.604us 1 1 100.00
shadow_reg_update_error 1 1 100.00
aes_shadow_reg_errors 3.000s 256.514us 1 1 100.00
shadow_reg_read_clear_staged_value 1 1 100.00
aes_shadow_reg_errors 3.000s 256.514us 1 1 100.00
shadow_reg_storage_error 1 1 100.00
aes_shadow_reg_errors 3.000s 256.514us 1 1 100.00
shadowed_reset_glitch 1 1 100.00
aes_shadow_reg_errors 3.000s 256.514us 1 1 100.00
shadow_reg_update_error_with_csr_rw 1 1 100.00
aes_shadow_reg_errors_with_csr_rw 2.000s 160.260us 1 1 100.00
tl_intg_err 2 2 100.00
aes_tl_intg_err 3.000s 316.269us 1 1 100.00
aes_sec_cm 3.000s 530.176us 1 1 100.00
sec_cm_bus_integrity 1 1 100.00
aes_tl_intg_err 3.000s 316.269us 1 1 100.00
sec_cm_lc_escalate_en_intersig_mubi 1 1 100.00
aes_alert_reset 2.000s 155.740us 1 1 100.00
sec_cm_main_config_shadow 1 1 100.00
aes_shadow_reg_errors 3.000s 256.514us 1 1 100.00
sec_cm_gcm_config_shadow 1 1 100.00
aes_shadow_reg_errors 3.000s 256.514us 1 1 100.00
sec_cm_main_config_sparse 4 4 100.00
aes_smoke 2.000s 80.710us 1 1 100.00
aes_stress 2.000s 108.210us 1 1 100.00
aes_alert_reset 2.000s 155.740us 1 1 100.00
aes_core_fi 2.000s 76.643us 1 1 100.00
sec_cm_gcm_config_sparse 2 2 100.00
aes_config_error 3.000s 201.239us 1 1 100.00
aes_stress 2.000s 108.210us 1 1 100.00
sec_cm_aux_config_shadow 1 1 100.00
aes_shadow_reg_errors 3.000s 256.514us 1 1 100.00
sec_cm_aux_config_regwen 2 2 100.00
aes_readability 2.000s 55.703us 1 1 100.00
aes_stress 2.000s 108.210us 1 1 100.00
sec_cm_key_sideload 2 2 100.00
aes_stress 2.000s 108.210us 1 1 100.00
aes_sideload 2.000s 119.454us 1 1 100.00
sec_cm_key_sw_unreadable 1 1 100.00
aes_readability 2.000s 55.703us 1 1 100.00
sec_cm_data_reg_sw_unreadable 1 1 100.00
aes_readability 2.000s 55.703us 1 1 100.00
sec_cm_key_sec_wipe 1 1 100.00
aes_readability 2.000s 55.703us 1 1 100.00
sec_cm_iv_config_sec_wipe 1 1 100.00
aes_readability 2.000s 55.703us 1 1 100.00
sec_cm_data_reg_sec_wipe 1 1 100.00
aes_readability 2.000s 55.703us 1 1 100.00
sec_cm_data_reg_key_sca 1 1 100.00
aes_stress 2.000s 108.210us 1 1 100.00
sec_cm_key_masking 1 1 100.00
aes_stress 2.000s 108.210us 1 1 100.00
sec_cm_main_fsm_sparse 1 1 100.00
aes_fi 3.000s 126.764us 1 1 100.00
sec_cm_main_fsm_redun 4 4 100.00
aes_fi 3.000s 126.764us 1 1 100.00
aes_control_fi 2.000s 64.635us 1 1 100.00
aes_cipher_fi 1.000s 59.604us 1 1 100.00
aes_ctr_fi 2.000s 55.670us 1 1 100.00
sec_cm_cipher_fsm_sparse 1 1 100.00
aes_fi 3.000s 126.764us 1 1 100.00
sec_cm_cipher_fsm_redun 3 3 100.00
aes_fi 3.000s 126.764us 1 1 100.00
aes_control_fi 2.000s 64.635us 1 1 100.00
aes_cipher_fi 1.000s 59.604us 1 1 100.00
sec_cm_cipher_ctr_redun 1 1 100.00
aes_cipher_fi 1.000s 59.604us 1 1 100.00
sec_cm_ctr_fsm_sparse 1 1 100.00
aes_fi 3.000s 126.764us 1 1 100.00
sec_cm_ctr_fsm_redun 3 3 100.00
aes_fi 3.000s 126.764us 1 1 100.00
aes_control_fi 2.000s 64.635us 1 1 100.00
aes_ctr_fi 2.000s 55.670us 1 1 100.00
sec_cm_ctrl_sparse 4 4 100.00
aes_fi 3.000s 126.764us 1 1 100.00
aes_control_fi 2.000s 64.635us 1 1 100.00
aes_cipher_fi 1.000s 59.604us 1 1 100.00
aes_ctr_fi 2.000s 55.670us 1 1 100.00
sec_cm_main_fsm_global_esc 1 1 100.00
aes_alert_reset 2.000s 155.740us 1 1 100.00
sec_cm_main_fsm_local_esc 4 4 100.00
aes_fi 3.000s 126.764us 1 1 100.00
aes_control_fi 2.000s 64.635us 1 1 100.00
aes_cipher_fi 1.000s 59.604us 1 1 100.00
aes_ctr_fi 2.000s 55.670us 1 1 100.00
sec_cm_cipher_fsm_local_esc 4 4 100.00
aes_fi 3.000s 126.764us 1 1 100.00
aes_control_fi 2.000s 64.635us 1 1 100.00
aes_cipher_fi 1.000s 59.604us 1 1 100.00
aes_ctr_fi 2.000s 55.670us 1 1 100.00
sec_cm_ctr_fsm_local_esc 3 3 100.00
aes_fi 3.000s 126.764us 1 1 100.00
aes_control_fi 2.000s 64.635us 1 1 100.00
aes_ctr_fi 2.000s 55.670us 1 1 100.00
sec_cm_data_reg_local_esc 3 3 100.00
aes_fi 3.000s 126.764us 1 1 100.00
aes_control_fi 2.000s 64.635us 1 1 100.00
aes_cipher_fi 1.000s 59.604us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
stress_all_with_rand_reset 0 1 0.00
aes_stress_all_with_rand_reset 17.000s 1711.540us 0 1 0.00

Error Messages

   Test seed line log context
UVM_ERROR (uvm_sequencer_base.svh:757) sequencer [SEQREQZMB] The task responsible for requesting a wait_for_grant on sequencer 'sequencer' for sequence 'sideload_seq' has been killed, to avoid a deadlock the sequence will be removed from the arbitration queues
aes_stress_all_with_rand_reset 33014323916306990207183163864745077560298157905974728612174191885760067325064 1200
UVM_ERROR @ 1711540151 ps: (uvm_sequencer_base.svh:757) uvm_test_top.env.keymgr_sideload_agent.sequencer [SEQREQZMB] The task responsible for requesting a wait_for_grant on sequencer 'uvm_test_top.env.keymgr_sideload_agent.sequencer' for sequence 'uvm_test_top.env.virtual_sequencer.aes_stress_vseq.sideload_seq' has been killed, to avoid a deadlock the sequence will be removed from the arbitration queues
UVM_INFO @ 1711540151 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---