Simulation Results: dma

 
18/12/2025 16:07:52 sha: fac57a7 json Branch: master Tool: xcelium [unknown]
Coverage statistics
  • Total
  • 82.93 %
  • code
  • 92.20 %
  • assert
  • 95.55 %
  • func
  • 61.05 %
  • block
  • 97.38 %
  • line
  • 96.89 %
  • branch
  • 95.83 %
  • toggle
  • 83.12 %
  • FSM
  • 92.96 %
Validation stages
V1
100.00%
V2
100.00%
V2S
100.00%
unmapped
66.67%
Testpoint Test Max Runtime Sim Time Pass Total %
dma_memory_smoke 1 1 100.00
dma_memory_smoke 5.000s 538.970us 1 1 100.00
dma_handshake_smoke 1 1 100.00
dma_handshake_smoke 5.000s 1254.236us 1 1 100.00
dma_generic_smoke 1 1 100.00
dma_generic_smoke 4.000s 608.939us 1 1 100.00
csr_hw_reset 1 1 100.00
dma_csr_hw_reset 2.000s 36.259us 1 1 100.00
csr_rw 1 1 100.00
dma_csr_rw 1.000s 17.841us 1 1 100.00
csr_bit_bash 1 1 100.00
dma_csr_bit_bash 10.000s 1059.489us 1 1 100.00
csr_aliasing 1 1 100.00
dma_csr_aliasing 4.000s 205.110us 1 1 100.00
csr_mem_rw_with_rand_reset 1 1 100.00
dma_csr_mem_rw_with_rand_reset 1.000s 88.396us 1 1 100.00
regwen_csr_and_corresponding_lockable_csr 2 2 100.00
dma_csr_rw 1.000s 17.841us 1 1 100.00
dma_csr_aliasing 4.000s 205.110us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
dma_memory_region_lock 1 1 100.00
dma_memory_region_lock 22.000s 11215.090us 1 1 100.00
dma_memory_tl_error 1 1 100.00
dma_memory_stress 171.000s 31872.076us 1 1 100.00
dma_handshake_tl_error 1 1 100.00
dma_handshake_stress 98.000s 10091.508us 1 1 100.00
dma_handshake_stress 1 1 100.00
dma_handshake_stress 98.000s 10091.508us 1 1 100.00
dma_memory_stress 1 1 100.00
dma_memory_stress 171.000s 31872.076us 1 1 100.00
dma_generic_stress 1 1 100.00
dma_generic_stress 226.000s 74898.233us 1 1 100.00
dma_handshake_mem_buffer_overflow 1 1 100.00
dma_handshake_stress 98.000s 10091.508us 1 1 100.00
dma_abort 1 1 100.00
dma_abort 12.000s 1573.231us 1 1 100.00
dma_stress_all 1 1 100.00
dma_stress_all 119.000s 40086.060us 1 1 100.00
alert_test 1 1 100.00
dma_alert_test 1.000s 25.857us 1 1 100.00
intr_test 1 1 100.00
dma_intr_test 1.000s 14.068us 1 1 100.00
tl_d_oob_addr_access 1 1 100.00
dma_tl_errors 3.000s 589.137us 1 1 100.00
tl_d_illegal_access 1 1 100.00
dma_tl_errors 3.000s 589.137us 1 1 100.00
tl_d_outstanding_access 4 4 100.00
dma_csr_hw_reset 2.000s 36.259us 1 1 100.00
dma_csr_rw 1.000s 17.841us 1 1 100.00
dma_csr_aliasing 4.000s 205.110us 1 1 100.00
dma_same_csr_outstanding 2.000s 103.131us 1 1 100.00
tl_d_partial_access 4 4 100.00
dma_csr_hw_reset 2.000s 36.259us 1 1 100.00
dma_csr_rw 1.000s 17.841us 1 1 100.00
dma_csr_aliasing 4.000s 205.110us 1 1 100.00
dma_same_csr_outstanding 2.000s 103.131us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
dma_illegal_addr_range 3 3 100.00
dma_mem_enabled 19.000s 266.196us 1 1 100.00
dma_generic_stress 226.000s 74898.233us 1 1 100.00
dma_handshake_stress 98.000s 10091.508us 1 1 100.00
dma_config_lock 1 1 100.00
dma_config_lock 6.000s 367.309us 1 1 100.00
tl_intg_err 2 2 100.00
dma_tl_intg_err 3.000s 215.660us 1 1 100.00
dma_sec_cm 1.000s 40.184us 1 1 100.00
Testpoint Test Max Runtime Sim Time Pass Total %
Unmapped 2 3 66.67
dma_short_transfer 96.000s 36270.233us 1 1 100.00
dma_longer_transfer 4.000s 156.802us 1 1 100.00
dma_stress_all_with_rand_reset 22.000s 885.066us 0 1 0.00

Error Messages

   Test seed line log context
UVM_ERROR @ *ps: (cip_base_vseq.sv:1230) [dma_common_vseq] Check failed (!has_outstanding_access()) Waited * cycles to issue a reset with no outstanding accesses.
dma_stress_all_with_rand_reset 81458676301546223631614708612904083737966561942738496679327986907513675965961 122
UVM_ERROR @ 885066056ps: (cip_base_vseq.sv:1230) [uvm_test_top.env.virtual_sequencer.dma_common_vseq] Check failed (!has_outstanding_access()) Waited 10000 cycles to issue a reset with no outstanding accesses.
UVM_INFO @ 885066056ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---