AES/MASKED Simulation Results

Thursday March 27 2025 20:22:02 UTC

GitHub Revision: 6619597f31

Branch: master

Testplan

Simulator: XCELIUM

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 wake_up aes_wake_up 4.000s 124.516us 1 1 100.00
V1 smoke aes_smoke 4.000s 110.810us 1 1 100.00
V1 csr_hw_reset aes_csr_hw_reset 4.000s 69.722us 1 1 100.00
V1 csr_rw aes_csr_rw 3.000s 68.840us 1 1 100.00
V1 csr_bit_bash aes_csr_bit_bash 7.000s 671.191us 1 1 100.00
V1 csr_aliasing aes_csr_aliasing 4.000s 195.297us 1 1 100.00
V1 csr_mem_rw_with_rand_reset aes_csr_mem_rw_with_rand_reset 4.000s 71.213us 1 1 100.00
V1 regwen_csr_and_corresponding_lockable_csr aes_csr_rw 3.000s 68.840us 1 1 100.00
aes_csr_aliasing 4.000s 195.297us 1 1 100.00
V1 TOTAL 7 7 100.00
V2 algorithm aes_smoke 4.000s 110.810us 1 1 100.00
aes_config_error 5.000s 190.575us 1 1 100.00
aes_stress 5.000s 111.179us 1 1 100.00
V2 key_length aes_smoke 4.000s 110.810us 1 1 100.00
aes_config_error 5.000s 190.575us 1 1 100.00
aes_stress 5.000s 111.179us 1 1 100.00
V2 back2back aes_stress 5.000s 111.179us 1 1 100.00
aes_b2b 9.000s 426.196us 1 1 100.00
V2 backpressure aes_stress 5.000s 111.179us 1 1 100.00
V2 multi_message aes_smoke 4.000s 110.810us 1 1 100.00
aes_config_error 5.000s 190.575us 1 1 100.00
aes_stress 5.000s 111.179us 1 1 100.00
aes_alert_reset 5.000s 203.634us 1 1 100.00
V2 failure_test aes_man_cfg_err 4.000s 113.221us 1 1 100.00
aes_config_error 5.000s 190.575us 1 1 100.00
aes_alert_reset 5.000s 203.634us 1 1 100.00
V2 trigger_clear_test aes_clear 5.000s 182.634us 1 1 100.00
V2 nist_test_vectors aes_nist_vectors 10.000s 885.051us 1 1 100.00
V2 reset_recovery aes_alert_reset 5.000s 203.634us 1 1 100.00
V2 stress aes_stress 5.000s 111.179us 1 1 100.00
V2 sideload aes_stress 5.000s 111.179us 1 1 100.00
aes_sideload 5.000s 124.516us 1 1 100.00
V2 deinitialization aes_deinit 5.000s 166.634us 1 1 100.00
V2 stress_all aes_stress_all 22.000s 1.728ms 1 1 100.00
V2 alert_test aes_alert_test 5.000s 73.230us 1 1 100.00
V2 tl_d_oob_addr_access aes_tl_errors 4.000s 165.738us 1 1 100.00
V2 tl_d_illegal_access aes_tl_errors 4.000s 165.738us 1 1 100.00
V2 tl_d_outstanding_access aes_csr_hw_reset 4.000s 69.722us 1 1 100.00
aes_csr_rw 3.000s 68.840us 1 1 100.00
aes_csr_aliasing 4.000s 195.297us 1 1 100.00
aes_same_csr_outstanding 4.000s 114.433us 1 1 100.00
V2 tl_d_partial_access aes_csr_hw_reset 4.000s 69.722us 1 1 100.00
aes_csr_rw 3.000s 68.840us 1 1 100.00
aes_csr_aliasing 4.000s 195.297us 1 1 100.00
aes_same_csr_outstanding 4.000s 114.433us 1 1 100.00
V2 TOTAL 13 13 100.00
V2S reseeding aes_reseed 6.000s 203.076us 1 1 100.00
V2S fault_inject aes_fi 6.000s 302.046us 1 1 100.00
aes_control_fi 0 1 0.00
aes_cipher_fi 4.000s 55.338us 1 1 100.00
V2S shadow_reg_update_error aes_shadow_reg_errors 3.000s 33.041us 0 1 0.00
V2S shadow_reg_read_clear_staged_value aes_shadow_reg_errors 3.000s 33.041us 0 1 0.00
V2S shadow_reg_storage_error aes_shadow_reg_errors 3.000s 33.041us 0 1 0.00
V2S shadowed_reset_glitch aes_shadow_reg_errors 3.000s 33.041us 0 1 0.00
V2S shadow_reg_update_error_with_csr_rw aes_shadow_reg_errors_with_csr_rw 4.000s 76.771us 0 1 0.00
V2S tl_intg_err aes_sec_cm 7.000s 696.902us 1 1 100.00
aes_tl_intg_err 4.000s 207.916us 1 1 100.00
V2S sec_cm_bus_integrity aes_tl_intg_err 4.000s 207.916us 1 1 100.00
V2S sec_cm_lc_escalate_en_intersig_mubi aes_alert_reset 5.000s 203.634us 1 1 100.00
V2S sec_cm_main_config_shadow aes_shadow_reg_errors 3.000s 33.041us 0 1 0.00
V2S sec_cm_main_config_sparse aes_smoke 4.000s 110.810us 1 1 100.00
aes_stress 5.000s 111.179us 1 1 100.00
aes_alert_reset 5.000s 203.634us 1 1 100.00
aes_core_fi 5.000s 196.575us 1 1 100.00
V2S sec_cm_aux_config_shadow aes_shadow_reg_errors 3.000s 33.041us 0 1 0.00
V2S sec_cm_aux_config_regwen aes_readability 4.000s 89.633us 1 1 100.00
aes_stress 5.000s 111.179us 1 1 100.00
V2S sec_cm_key_sideload aes_stress 5.000s 111.179us 1 1 100.00
aes_sideload 5.000s 124.516us 1 1 100.00
V2S sec_cm_key_sw_unreadable aes_readability 4.000s 89.633us 1 1 100.00
V2S sec_cm_data_reg_sw_unreadable aes_readability 4.000s 89.633us 1 1 100.00
V2S sec_cm_key_sec_wipe aes_readability 4.000s 89.633us 1 1 100.00
V2S sec_cm_iv_config_sec_wipe aes_readability 4.000s 89.633us 1 1 100.00
V2S sec_cm_data_reg_sec_wipe aes_readability 4.000s 89.633us 1 1 100.00
V2S sec_cm_data_reg_key_sca aes_stress 5.000s 111.179us 1 1 100.00
V2S sec_cm_key_masking aes_stress 5.000s 111.179us 1 1 100.00
V2S sec_cm_main_fsm_sparse aes_fi 6.000s 302.046us 1 1 100.00
V2S sec_cm_main_fsm_redun aes_fi 6.000s 302.046us 1 1 100.00
aes_control_fi 0 1 0.00
aes_cipher_fi 4.000s 55.338us 1 1 100.00
aes_ctr_fi 5.000s 77.456us 1 1 100.00
V2S sec_cm_cipher_fsm_sparse aes_fi 6.000s 302.046us 1 1 100.00
V2S sec_cm_cipher_fsm_redun aes_fi 6.000s 302.046us 1 1 100.00
aes_control_fi 0 1 0.00
aes_cipher_fi 4.000s 55.338us 1 1 100.00
V2S sec_cm_cipher_ctr_redun aes_cipher_fi 4.000s 55.338us 1 1 100.00
V2S sec_cm_ctr_fsm_sparse aes_fi 6.000s 302.046us 1 1 100.00
V2S sec_cm_ctr_fsm_redun aes_fi 6.000s 302.046us 1 1 100.00
aes_control_fi 0 1 0.00
aes_ctr_fi 5.000s 77.456us 1 1 100.00
V2S sec_cm_ctrl_sparse aes_fi 6.000s 302.046us 1 1 100.00
aes_control_fi 0 1 0.00
aes_cipher_fi 4.000s 55.338us 1 1 100.00
aes_ctr_fi 5.000s 77.456us 1 1 100.00
V2S sec_cm_main_fsm_global_esc aes_alert_reset 5.000s 203.634us 1 1 100.00
V2S sec_cm_main_fsm_local_esc aes_fi 6.000s 302.046us 1 1 100.00
aes_control_fi 0 1 0.00
aes_cipher_fi 4.000s 55.338us 1 1 100.00
aes_ctr_fi 5.000s 77.456us 1 1 100.00
V2S sec_cm_cipher_fsm_local_esc aes_fi 6.000s 302.046us 1 1 100.00
aes_control_fi 0 1 0.00
aes_cipher_fi 4.000s 55.338us 1 1 100.00
aes_ctr_fi 5.000s 77.456us 1 1 100.00
V2S sec_cm_ctr_fsm_local_esc aes_fi 6.000s 302.046us 1 1 100.00
aes_control_fi 0 1 0.00
aes_ctr_fi 5.000s 77.456us 1 1 100.00
V2S sec_cm_data_reg_local_esc aes_fi 6.000s 302.046us 1 1 100.00
aes_control_fi 0 1 0.00
aes_cipher_fi 4.000s 55.338us 1 1 100.00
V2S TOTAL 8 11 72.73
V3 stress_all_with_rand_reset aes_stress_all_with_rand_reset 12.000s 948.789us 0 1 0.00
V3 TOTAL 0 1 0.00
TOTAL 28 32 87.50

Failure Buckets