ae78b92590| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | chip_sw_example_tests | chip_sw_example_flash | 2.472m | 0 | 1 | 0.00 | |
| chip_sw_example_rom | 2.439m | 0 | 1 | 0.00 | |||
| chip_sw_example_manufacturer | 2.474m | 0 | 1 | 0.00 | |||
| chip_sw_example_concurrency | 2.338m | 0 | 1 | 0.00 | |||
| V1 | csr_hw_reset | chip_csr_hw_reset | 1.931m | 4.494ms | 1 | 1 | 100.00 |
| V1 | csr_rw | chip_csr_rw | 2.256m | 4.043ms | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | chip_csr_bit_bash | 7.238m | 8.463ms | 1 | 1 | 100.00 |
| V1 | csr_aliasing | chip_csr_aliasing | 51.049m | 31.903ms | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | chip_csr_mem_rw_with_rand_reset | 41.660s | 2.420ms | 0 | 1 | 0.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | chip_csr_aliasing | 51.049m | 31.903ms | 1 | 1 | 100.00 |
| chip_csr_rw | 2.256m | 4.043ms | 1 | 1 | 100.00 | ||
| V1 | xbar_smoke | xbar_smoke | 6.190s | 185.153us | 1 | 1 | 100.00 |
| V1 | chip_sw_gpio_out | chip_sw_gpio | 1.051m | 0 | 1 | 0.00 | |
| V1 | chip_sw_gpio_in | chip_sw_gpio | 1.051m | 0 | 1 | 0.00 | |
| V1 | chip_sw_gpio_irq | chip_sw_gpio | 1.051m | 0 | 1 | 0.00 | |
| V1 | chip_sw_uart_tx_rx | chip_sw_uart_tx_rx | 1.486m | 0 | 1 | 0.00 | |
| V1 | chip_sw_uart_rx_overflow | chip_sw_uart_tx_rx | 1.486m | 0 | 1 | 0.00 | |
| chip_sw_uart_tx_rx_idx1 | 1.452m | 0 | 1 | 0.00 | |||
| chip_sw_uart_tx_rx_idx2 | 1.085m | 0 | 1 | 0.00 | |||
| chip_sw_uart_tx_rx_idx3 | 40.100s | 0 | 1 | 0.00 | |||
| V1 | chip_sw_uart_baud_rate | chip_sw_uart_rand_baudrate | 3.775m | 3.821ms | 1 | 1 | 100.00 |
| V1 | chip_sw_uart_tx_rx_alt_clk_freq | chip_sw_uart_tx_rx_alt_clk_freq | 25.180s | 10.340us | 0 | 1 | 0.00 |
| chip_sw_uart_tx_rx_alt_clk_freq_low_speed | 25.630s | 10.340us | 0 | 1 | 0.00 | ||
| V1 | TOTAL | 6 | 18 | 33.33 | |||
| V2 | chip_pin_mux | chip_padctrl_attributes | 1.742m | 4.384ms | 1 | 1 | 100.00 |
| V2 | chip_padctrl_attributes | chip_padctrl_attributes | 1.742m | 4.384ms | 1 | 1 | 100.00 |
| V2 | chip_sw_sleep_pin_mio_dio_val | chip_sw_sleep_pin_mio_dio_val | 2.087m | 0 | 1 | 0.00 | |
| V2 | chip_sw_sleep_pin_wake | chip_sw_sleep_pin_wake | 1.904m | 0 | 1 | 0.00 | |
| V2 | chip_sw_sleep_pin_retention | chip_sw_sleep_pin_retention | 1.720m | 0 | 1 | 0.00 | |
| V2 | chip_sw_tap_strap_sampling | chip_tap_straps_dev | 1.493m | 2.919ms | 1 | 1 | 100.00 |
| chip_tap_straps_testunlock0 | 3.810m | 5.475ms | 1 | 1 | 100.00 | ||
| chip_tap_straps_rma | 3.896m | 5.475ms | 1 | 1 | 100.00 | ||
| chip_tap_straps_prod | 1.493m | 2.919ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_pattgen_ios | chip_sw_pattgen_ios | 1.486m | 0 | 1 | 0.00 | |
| V2 | chip_sw_sleep_pwm_pulses | chip_sw_sleep_pwm_pulses | 1.686m | 0 | 1 | 0.00 | |
| V2 | chip_sw_data_integrity | chip_sw_data_integrity_escalation | 2.271m | 0 | 1 | 0.00 | |
| V2 | chip_sw_instruction_integrity | chip_sw_data_integrity_escalation | 2.271m | 0 | 1 | 0.00 | |
| V2 | chip_sw_ast_clk_outputs | chip_sw_ast_clk_outputs | 7.424m | 7.273ms | 1 | 1 | 100.00 |
| V2 | chip_sw_ast_clk_rst_inputs | chip_sw_ast_clk_rst_inputs | 30.100m | 19.266ms | 0 | 1 | 0.00 |
| V2 | chip_sw_ast_sys_clk_jitter | chip_sw_flash_ctrl_ops_jitter_en | 58.050s | 0 | 1 | 0.00 | |
| chip_sw_flash_ctrl_access_jitter_en | 8.171m | 5.930ms | 1 | 1 | 100.00 | ||
| chip_sw_otbn_ecdsa_op_irq_jitter_en | 49.844m | 18.978ms | 1 | 1 | 100.00 | ||
| chip_sw_aes_enc_jitter_en | 2.065m | 2.974ms | 1 | 1 | 100.00 | ||
| chip_sw_edn_entropy_reqs_jitter | 8.246m | 6.144ms | 1 | 1 | 100.00 | ||
| chip_sw_hmac_enc_jitter_en | 2.150m | 2.973ms | 1 | 1 | 100.00 | ||
| chip_sw_keymgr_key_derivation_jitter_en | 15.622m | 9.442ms | 1 | 1 | 100.00 | ||
| chip_sw_kmac_mode_kmac_jitter_en | 2.456m | 3.083ms | 1 | 1 | 100.00 | ||
| chip_sw_sram_ctrl_scrambled_access_jitter_en | 4.313m | 4.391ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_jitter | 1.900m | 2.823ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_ast_usb_clk_calib | chip_sw_usb_ast_clk_calib | 2.761m | 3.122ms | 1 | 1 | 100.00 |
| V2 | chip_sw_sensor_ctrl_ast_alerts | chip_sw_sensor_ctrl_alert | 7.257m | 6.596ms | 1 | 1 | 100.00 |
| chip_sw_pwrmgr_sleep_sensor_ctrl_alert_wakeup | 3.313m | 5.231ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_sensor_ctrl_ast_status | chip_sw_sensor_ctrl_status | 2.017m | 2.893ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_sleep_sensor_ctrl_alert_wakeup | chip_sw_pwrmgr_sleep_sensor_ctrl_alert_wakeup | 3.313m | 5.231ms | 1 | 1 | 100.00 |
| V2 | chip_sw_smoketest | chip_sw_flash_scrambling_smoketest | 1.850m | 2.820ms | 1 | 1 | 100.00 |
| chip_sw_aes_smoketest | 2.098m | 2.956ms | 1 | 1 | 100.00 | ||
| chip_sw_aon_timer_smoketest | 2.294m | 3.088ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_smoketest | 1.992m | 2.839ms | 1 | 1 | 100.00 | ||
| chip_sw_csrng_smoketest | 1.957m | 2.845ms | 1 | 1 | 100.00 | ||
| chip_sw_entropy_src_smoketest | 3.667m | 3.598ms | 1 | 1 | 100.00 | ||
| chip_sw_gpio_smoketest | 2.347m | 3.074ms | 1 | 1 | 100.00 | ||
| chip_sw_hmac_smoketest | 2.697m | 3.201ms | 1 | 1 | 100.00 | ||
| chip_sw_kmac_smoketest | 2.313m | 3.036ms | 1 | 1 | 100.00 | ||
| chip_sw_otbn_smoketest | 13.643m | 8.308ms | 1 | 1 | 100.00 | ||
| chip_sw_pwrmgr_smoketest | 3.213m | 5.488ms | 1 | 1 | 100.00 | ||
| chip_sw_pwrmgr_usbdev_smoketest | 3.267m | 5.481ms | 1 | 1 | 100.00 | ||
| chip_sw_rv_plic_smoketest | 1.821m | 2.851ms | 1 | 1 | 100.00 | ||
| chip_sw_rv_timer_smoketest | 2.094m | 2.985ms | 1 | 1 | 100.00 | ||
| chip_sw_rstmgr_smoketest | 1.806m | 2.821ms | 1 | 1 | 100.00 | ||
| chip_sw_sram_ctrl_smoketest | 1.834m | 2.843ms | 1 | 1 | 100.00 | ||
| chip_sw_uart_smoketest | 2.035m | 2.967ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_otp_smoketest | chip_sw_otp_ctrl_smoketest | 1.855m | 2.863ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rom_functests | rom_keymgr_functest | 4.091m | 4.370ms | 1 | 1 | 100.00 |
| V2 | chip_sw_boot | chip_sw_uart_tx_rx_bootstrap | 36.090s | 0 | 1 | 0.00 | |
| V2 | chip_sw_secure_boot | rom_e2e_smoke | 37.857m | 14.947ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rom_raw_unlock | rom_raw_unlock | 2.067m | 5.249ms | 1 | 1 | 100.00 |
| V2 | chip_sw_power_idle_load | chip_sw_power_idle_load | 2.564m | 3.304ms | 0 | 1 | 0.00 |
| V2 | chip_sw_power_sleep_load | chip_sw_power_sleep_load | 2.613m | 3.299ms | 0 | 1 | 0.00 |
| V2 | chip_sw_exit_test_unlocked_bootstrap | chip_sw_exit_test_unlocked_bootstrap | 24.090s | 10.340us | 0 | 1 | 0.00 |
| V2 | chip_sw_inject_scramble_seed | chip_sw_inject_scramble_seed | 1.052m | 0 | 1 | 0.00 | |
| V2 | tl_d_oob_addr_access | chip_tl_errors | 38.800s | 2.419ms | 0 | 1 | 0.00 |
| V2 | tl_d_illegal_access | chip_tl_errors | 38.800s | 2.419ms | 0 | 1 | 0.00 |
| V2 | tl_d_outstanding_access | chip_csr_aliasing | 51.049m | 31.903ms | 1 | 1 | 100.00 |
| chip_same_csr_outstanding | 13.854m | 15.238ms | 1 | 1 | 100.00 | ||
| chip_csr_hw_reset | 1.931m | 4.494ms | 1 | 1 | 100.00 | ||
| chip_csr_rw | 2.256m | 4.043ms | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | chip_csr_aliasing | 51.049m | 31.903ms | 1 | 1 | 100.00 |
| chip_same_csr_outstanding | 13.854m | 15.238ms | 1 | 1 | 100.00 | ||
| chip_csr_hw_reset | 1.931m | 4.494ms | 1 | 1 | 100.00 | ||
| chip_csr_rw | 2.256m | 4.043ms | 1 | 1 | 100.00 | ||
| V2 | xbar_base_random_sequence | xbar_random | 48.930s | 2.371ms | 1 | 1 | 100.00 |
| V2 | xbar_random_delay | xbar_smoke_zero_delays | 4.880s | 51.903us | 1 | 1 | 100.00 |
| xbar_smoke_large_delays | 44.220s | 7.416ms | 1 | 1 | 100.00 | ||
| xbar_smoke_slow_rsp | 37.690s | 4.510ms | 1 | 1 | 100.00 | ||
| xbar_random_zero_delays | 29.770s | 587.063us | 1 | 1 | 100.00 | ||
| xbar_random_large_delays | 5.154m | 54.598ms | 1 | 1 | 100.00 | ||
| xbar_random_slow_rsp | 4.600m | 33.551ms | 1 | 1 | 100.00 | ||
| V2 | xbar_unmapped_address | xbar_unmapped_addr | 31.600s | 1.307ms | 1 | 1 | 100.00 |
| xbar_error_and_unmapped_addr | 27.760s | 1.303ms | 1 | 1 | 100.00 | ||
| V2 | xbar_error_cases | xbar_error_random | 47.640s | 2.371ms | 1 | 1 | 100.00 |
| xbar_error_and_unmapped_addr | 27.760s | 1.303ms | 1 | 1 | 100.00 | ||
| V2 | xbar_all_access_same_device | xbar_access_same_device | 56.030s | 2.200ms | 1 | 1 | 100.00 |
| xbar_access_same_device_slow_rsp | 8.594m | 64.252ms | 1 | 1 | 100.00 | ||
| V2 | xbar_all_hosts_use_same_source_id | xbar_same_source | 19.320s | 1.063ms | 1 | 1 | 100.00 |
| V2 | xbar_stress_all | xbar_stress_all | 1.164m | 3.101ms | 1 | 1 | 100.00 |
| xbar_stress_all_with_error | 1.111m | 3.101ms | 1 | 1 | 100.00 | ||
| V2 | xbar_stress_with_reset | xbar_stress_all_with_rand_reset | 4.885m | 7.159ms | 1 | 1 | 100.00 |
| xbar_stress_all_with_reset_error | 4.109m | 7.159ms | 1 | 1 | 100.00 | ||
| V2 | rom_e2e_smoke | rom_e2e_smoke | 37.857m | 14.947ms | 1 | 1 | 100.00 |
| V2 | rom_e2e_shutdown_output | rom_e2e_shutdown_output | 33.416m | 25.756ms | 1 | 1 | 100.00 |
| V2 | rom_e2e_shutdown_exception_c | rom_e2e_shutdown_exception_c | 36.309m | 14.928ms | 1 | 1 | 100.00 |
| V2 | rom_e2e_boot_policy_valid | rom_e2e_boot_policy_valid_a_good_b_good_test_unlocked0 | 29.396m | 11.227ms | 1 | 1 | 100.00 |
| rom_e2e_boot_policy_valid_a_good_b_good_dev | 39.426m | 15.586ms | 1 | 1 | 100.00 | ||
| rom_e2e_boot_policy_valid_a_good_b_good_prod | 38.597m | 15.586ms | 1 | 1 | 100.00 | ||
| rom_e2e_boot_policy_valid_a_good_b_good_prod_end | 38.202m | 15.586ms | 1 | 1 | 100.00 | ||
| rom_e2e_boot_policy_valid_a_good_b_good_rma | 37.622m | 14.887ms | 1 | 1 | 100.00 | ||
| rom_e2e_boot_policy_valid_a_good_b_bad_test_unlocked0 | 24.650s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_boot_policy_valid_a_good_b_bad_dev | 25.540s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_boot_policy_valid_a_good_b_bad_prod | 25.330s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_boot_policy_valid_a_good_b_bad_prod_end | 25.670s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_boot_policy_valid_a_good_b_bad_rma | 25.540s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_boot_policy_valid_a_bad_b_good_test_unlocked0 | 25.610s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_boot_policy_valid_a_bad_b_good_dev | 25.740s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_boot_policy_valid_a_bad_b_good_prod | 25.890s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_boot_policy_valid_a_bad_b_good_prod_end | 25.140s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_boot_policy_valid_a_bad_b_good_rma | 25.140s | 10.340us | 0 | 1 | 0.00 | ||
| V2 | rom_e2e_sigverify_always | rom_e2e_sigverify_always_a_bad_b_bad_test_unlocked0 | 26.000s | 10.340us | 0 | 1 | 0.00 |
| rom_e2e_sigverify_always_a_bad_b_bad_dev | 25.450s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_sigverify_always_a_bad_b_bad_prod | 25.460s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_sigverify_always_a_bad_b_bad_prod_end | 26.260s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_sigverify_always_a_bad_b_bad_rma | 26.040s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_sigverify_always_a_bad_b_nothing_test_unlocked0 | 26.730s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_sigverify_always_a_bad_b_nothing_dev | 25.790s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_sigverify_always_a_bad_b_nothing_prod | 25.980s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_sigverify_always_a_bad_b_nothing_prod_end | 26.300s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_sigverify_always_a_bad_b_nothing_rma | 25.630s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_sigverify_always_a_nothing_b_bad_test_unlocked0 | 25.630s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_sigverify_always_a_nothing_b_bad_dev | 25.290s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_sigverify_always_a_nothing_b_bad_prod | 25.500s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_sigverify_always_a_nothing_b_bad_prod_end | 24.910s | 10.340us | 0 | 1 | 0.00 | ||
| rom_e2e_sigverify_always_a_nothing_b_bad_rma | 25.040s | 10.340us | 0 | 1 | 0.00 | ||
| V2 | rom_e2e_asm_init | rom_e2e_asm_init_test_unlocked0 | 29.024m | 11.235ms | 1 | 1 | 100.00 |
| rom_e2e_asm_init_dev | 37.112m | 15.603ms | 1 | 1 | 100.00 | ||
| rom_e2e_asm_init_prod | 38.606m | 15.602ms | 1 | 1 | 100.00 | ||
| rom_e2e_asm_init_prod_end | 37.240m | 15.603ms | 1 | 1 | 100.00 | ||
| rom_e2e_asm_init_rma | 35.953m | 14.903ms | 1 | 1 | 100.00 | ||
| V2 | rom_e2e_keymgr_init | rom_e2e_keymgr_init_rom_ext_meas | 35.482m | 15.067ms | 1 | 1 | 100.00 |
| rom_e2e_keymgr_init_rom_ext_no_meas | 36.162m | 15.031ms | 1 | 1 | 100.00 | ||
| rom_e2e_keymgr_init_rom_ext_invalid_meas | 34.384m | 15.031ms | 1 | 1 | 100.00 | ||
| V2 | rom_e2e_static_critical | rom_e2e_static_critical | 37.984m | 15.873ms | 1 | 1 | 100.00 |
| V2 | chip_sw_adc_ctrl_debug_cable_irq | chip_sw_adc_ctrl_sleep_debug_cable_wakeup | 4.251m | 18.575ms | 1 | 1 | 100.00 |
| V2 | chip_sw_adc_ctrl_sleep_debug_cable_wakeup | chip_sw_adc_ctrl_sleep_debug_cable_wakeup | 4.251m | 18.575ms | 1 | 1 | 100.00 |
| V2 | chip_sw_aes_enc | chip_sw_aes_enc | 2.178m | 2.956ms | 1 | 1 | 100.00 |
| chip_sw_aes_enc_jitter_en | 2.065m | 2.974ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_aes_entropy | chip_sw_aes_entropy | 1.988m | 2.851ms | 1 | 1 | 100.00 |
| V2 | chip_sw_aes_idle | chip_sw_aes_idle | 2.107m | 2.865ms | 1 | 1 | 100.00 |
| V2 | chip_sw_aes_sideload | chip_sw_keymgr_sideload_aes | 15.409m | 9.553ms | 1 | 1 | 100.00 |
| V2 | chip_sw_alert_handler_alerts | chip_sw_alert_test | 2.067m | 2.965ms | 0 | 1 | 0.00 |
| V2 | chip_sw_alert_handler_escalations | chip_sw_alert_handler_escalation | 4.130m | 4.782ms | 1 | 1 | 100.00 |
| V2 | chip_sw_all_escalation_resets | chip_sw_all_escalation_resets | 2.321m | 0 | 1 | 0.00 | |
| V2 | chip_sw_alert_handler_irqs | chip_plic_all_irqs_0 | 7.643m | 5.493ms | 1 | 1 | 100.00 |
| chip_plic_all_irqs_10 | 3.704m | 3.655ms | 1 | 1 | 100.00 | ||
| chip_plic_all_irqs_20 | 4.697m | 4.266ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_alert_handler_entropy | chip_sw_alert_handler_entropy | 2.679m | 3.361ms | 1 | 1 | 100.00 |
| V2 | chip_sw_alert_handler_crashdump | chip_sw_rstmgr_alert_info | 12.798m | 10.635ms | 1 | 1 | 100.00 |
| V2 | chip_sw_alert_handler_ping_timeout | chip_sw_alert_handler_ping_timeout | 3.664m | 4.245ms | 1 | 1 | 100.00 |
| V2 | chip_sw_alert_handler_lpg_sleep_mode_alerts | chip_sw_alert_handler_lpg_sleep_mode_alerts | 1.846m | 2.815ms | 0 | 1 | 0.00 |
| V2 | chip_sw_alert_handler_lpg_sleep_mode_pings | chip_sw_alert_handler_lpg_sleep_mode_pings | 9.121m | 11.333ms | 1 | 1 | 100.00 |
| V2 | chip_sw_alert_handler_lpg_clock_off | chip_sw_alert_handler_lpg_clkoff | 13.930m | 7.937ms | 1 | 1 | 100.00 |
| V2 | chip_sw_alert_handler_lpg_reset_toggle | chip_sw_alert_handler_lpg_reset_toggle | 13.333m | 7.697ms | 1 | 1 | 100.00 |
| V2 | chip_sw_alert_handler_ping_ok | chip_sw_alert_handler_ping_ok | 11.003m | 7.962ms | 1 | 1 | 100.00 |
| V2 | chip_sw_alert_handler_reverse_ping_in_deep_sleep | chip_sw_alert_handler_reverse_ping_in_deep_sleep | 1.977h | 255.002ms | 1 | 1 | 100.00 |
| V2 | chip_sw_aon_timer_wakeup_irq | chip_sw_aon_timer_irq | 3.121m | 3.940ms | 1 | 1 | 100.00 |
| V2 | chip_sw_aon_timer_sleep_wakeup | chip_sw_pwrmgr_smoketest | 3.213m | 5.488ms | 1 | 1 | 100.00 |
| V2 | chip_sw_aon_timer_wdog_bark_irq | chip_sw_aon_timer_irq | 3.121m | 3.940ms | 1 | 1 | 100.00 |
| V2 | chip_sw_aon_timer_wdog_bite_reset | chip_sw_aon_timer_wdog_bite_reset | 6.026m | 7.874ms | 1 | 1 | 100.00 |
| V2 | chip_sw_aon_timer_sleep_wdog_bite_reset | chip_sw_aon_timer_wdog_bite_reset | 6.026m | 7.874ms | 1 | 1 | 100.00 |
| V2 | chip_sw_aon_timer_sleep_wdog_sleep_pause | chip_sw_aon_timer_sleep_wdog_sleep_pause | 3.385m | 6.728ms | 1 | 1 | 100.00 |
| V2 | chip_sw_aon_timer_wdog_lc_escalate | chip_sw_aon_timer_wdog_lc_escalate | 4.552m | 4.843ms | 1 | 1 | 100.00 |
| V2 | chip_sw_clkmgr_idle_trans | chip_sw_otbn_randomness | 7.900m | 6.001ms | 1 | 1 | 100.00 |
| chip_sw_aes_idle | 2.107m | 2.865ms | 1 | 1 | 100.00 | ||
| chip_sw_hmac_enc_idle | 2.265m | 2.999ms | 1 | 1 | 100.00 | ||
| chip_sw_kmac_idle | 1.838m | 2.847ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_clkmgr_off_trans | chip_sw_clkmgr_off_aes_trans | 3.553m | 4.044ms | 1 | 1 | 100.00 |
| chip_sw_clkmgr_off_hmac_trans | 3.362m | 4.044ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_off_kmac_trans | 3.204m | 4.044ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_off_otbn_trans | 3.210m | 4.044ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_clkmgr_off_peri | chip_sw_clkmgr_off_peri | 9.444m | 9.294ms | 1 | 1 | 100.00 |
| V2 | chip_sw_clkmgr_div | chip_sw_clkmgr_external_clk_src_for_sw_fast_test_unlocked0 | 5.209m | 4.038ms | 1 | 1 | 100.00 |
| chip_sw_clkmgr_external_clk_src_for_sw_slow_test_unlocked0 | 4.980m | 4.655ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_external_clk_src_for_sw_fast_dev | 5.121m | 4.038ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_external_clk_src_for_sw_slow_dev | 4.949m | 4.655ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_external_clk_src_for_sw_fast_rma | 5.103m | 4.039ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_external_clk_src_for_sw_slow_rma | 4.860m | 4.655ms | 1 | 1 | 100.00 | ||
| chip_sw_ast_clk_outputs | 7.424m | 7.273ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_clkmgr_external_clk_src_for_lc | chip_sw_clkmgr_external_clk_src_for_lc | 3.917m | 5.739ms | 1 | 1 | 100.00 |
| V2 | chip_sw_clkmgr_external_clk_src_for_sw | chip_sw_clkmgr_external_clk_src_for_sw_fast_dev | 5.121m | 4.038ms | 1 | 1 | 100.00 |
| chip_sw_clkmgr_external_clk_src_for_sw_slow_dev | 4.949m | 4.655ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_clkmgr_jitter | chip_sw_flash_ctrl_ops_jitter_en | 58.050s | 0 | 1 | 0.00 | |
| chip_sw_flash_ctrl_access_jitter_en | 8.171m | 5.930ms | 1 | 1 | 100.00 | ||
| chip_sw_otbn_ecdsa_op_irq_jitter_en | 49.844m | 18.978ms | 1 | 1 | 100.00 | ||
| chip_sw_aes_enc_jitter_en | 2.065m | 2.974ms | 1 | 1 | 100.00 | ||
| chip_sw_edn_entropy_reqs_jitter | 8.246m | 6.144ms | 1 | 1 | 100.00 | ||
| chip_sw_hmac_enc_jitter_en | 2.150m | 2.973ms | 1 | 1 | 100.00 | ||
| chip_sw_keymgr_key_derivation_jitter_en | 15.622m | 9.442ms | 1 | 1 | 100.00 | ||
| chip_sw_kmac_mode_kmac_jitter_en | 2.456m | 3.083ms | 1 | 1 | 100.00 | ||
| chip_sw_sram_ctrl_scrambled_access_jitter_en | 4.313m | 4.391ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_jitter | 1.900m | 2.823ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_clkmgr_extended_range | chip_sw_clkmgr_jitter_reduced_freq | 1.723m | 2.830ms | 1 | 1 | 100.00 |
| chip_sw_flash_ctrl_ops_jitter_en_reduced_freq | 4.863m | 4.654ms | 1 | 1 | 100.00 | ||
| chip_sw_flash_ctrl_access_jitter_en_reduced_freq | 8.625m | 7.273ms | 1 | 1 | 100.00 | ||
| chip_sw_otbn_ecdsa_op_irq_jitter_en_reduced_freq | 47.345m | 25.284ms | 1 | 1 | 100.00 | ||
| chip_sw_aes_enc_jitter_en_reduced_freq | 1.899m | 3.047ms | 1 | 1 | 100.00 | ||
| chip_sw_hmac_enc_jitter_en_reduced_freq | 1.969m | 3.046ms | 1 | 1 | 100.00 | ||
| chip_sw_keymgr_key_derivation_jitter_en_reduced_freq | 11.906m | 9.556ms | 1 | 1 | 100.00 | ||
| chip_sw_kmac_mode_kmac_jitter_en_reduced_freq | 2.271m | 3.202ms | 1 | 1 | 100.00 | ||
| chip_sw_sram_ctrl_scrambled_access_jitter_en_reduced_freq | 4.281m | 4.556ms | 1 | 1 | 100.00 | ||
| chip_sw_flash_init_reduced_freq | 15.651m | 18.498ms | 1 | 1 | 100.00 | ||
| chip_sw_csrng_edn_concurrency_reduced_freq | 1.518h | 68.236ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_clkmgr_deep_sleep_frequency | chip_sw_ast_clk_outputs | 7.424m | 7.273ms | 1 | 1 | 100.00 |
| V2 | chip_sw_clkmgr_sleep_frequency | chip_sw_clkmgr_sleep_frequency | 4.670m | 4.612ms | 1 | 1 | 100.00 |
| V2 | chip_sw_clkmgr_reset_frequency | chip_sw_clkmgr_reset_frequency | 3.099m | 3.423ms | 1 | 1 | 100.00 |
| V2 | chip_sw_clkmgr_escalation_reset | chip_sw_all_escalation_resets | 2.321m | 0 | 1 | 0.00 | |
| V2 | chip_sw_clkmgr_alert_handler_clock_enables | chip_sw_alert_handler_lpg_clkoff | 13.930m | 7.937ms | 1 | 1 | 100.00 |
| V2 | chip_sw_csrng_edn_cmd | chip_sw_entropy_src_csrng | 11.385m | 6.634ms | 1 | 1 | 100.00 |
| V2 | chip_sw_csrng_fuse_en_sw_app_read | chip_sw_csrng_fuse_en_sw_app_read_test | 1.921m | 2.881ms | 0 | 1 | 0.00 |
| V2 | chip_sw_csrng_lc_hw_debug_en | chip_sw_csrng_lc_hw_debug_en_test | 4.735m | 5.687ms | 1 | 1 | 100.00 |
| V2 | chip_sw_csrng_known_answer_tests | chip_sw_csrng_kat_test | 1.991m | 2.871ms | 1 | 1 | 100.00 |
| V2 | chip_sw_edn_entropy_reqs | chip_sw_csrng_edn_concurrency | 42.141m | 17.562ms | 1 | 1 | 100.00 |
| chip_sw_entropy_src_ast_rng_req | 1.944m | 2.847ms | 1 | 1 | 100.00 | ||
| chip_sw_edn_entropy_reqs | 9.453m | 6.083ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_entropy_src_ast_rng_req | chip_sw_entropy_src_ast_rng_req | 1.944m | 2.847ms | 1 | 1 | 100.00 |
| V2 | chip_sw_entropy_src_csrng | chip_sw_entropy_src_csrng | 11.385m | 6.634ms | 1 | 1 | 100.00 |
| V2 | chip_sw_entropy_src_known_answer_tests | chip_sw_entropy_src_kat_test | 1.929m | 2.842ms | 1 | 1 | 100.00 |
| V2 | chip_sw_flash_init | chip_sw_flash_init | 14.875m | 17.557ms | 1 | 1 | 100.00 |
| V2 | chip_sw_flash_host_access | chip_sw_flash_ctrl_access | 7.726m | 5.584ms | 1 | 1 | 100.00 |
| chip_sw_flash_ctrl_access_jitter_en | 8.171m | 5.930ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_flash_ctrl_ops | chip_sw_flash_ctrl_ops | 1.051m | 0 | 1 | 0.00 | |
| chip_sw_flash_ctrl_ops_jitter_en | 58.050s | 0 | 1 | 0.00 | |||
| V2 | chip_sw_flash_rma_unlocked | chip_sw_flash_rma_unlocked | 46.837m | 43.040ms | 1 | 1 | 100.00 |
| V2 | chip_sw_flash_scramble | chip_sw_flash_init | 14.875m | 17.557ms | 1 | 1 | 100.00 |
| V2 | chip_sw_flash_idle_low_power | chip_sw_flash_ctrl_idle_low_power | 2.907m | 3.444ms | 1 | 1 | 100.00 |
| V2 | chip_sw_flash_keymgr_seeds | chip_sw_keymgr_key_derivation | 15.340m | 9.416ms | 1 | 1 | 100.00 |
| V2 | chip_sw_flash_lc_creator_seed_sw_rw_en | chip_sw_flash_ctrl_lc_rw_en | 28.027s | 0 | 1 | 0.00 | |
| V2 | chip_sw_flash_creator_seed_wipe_on_rma | chip_sw_flash_rma_unlocked | 46.837m | 43.040ms | 1 | 1 | 100.00 |
| V2 | chip_sw_flash_lc_owner_seed_sw_rw_en | chip_sw_flash_ctrl_lc_rw_en | 28.027s | 0 | 1 | 0.00 | |
| V2 | chip_sw_flash_lc_iso_part_sw_rd_en | chip_sw_flash_ctrl_lc_rw_en | 28.027s | 0 | 1 | 0.00 | |
| V2 | chip_sw_flash_lc_iso_part_sw_wr_en | chip_sw_flash_ctrl_lc_rw_en | 28.027s | 0 | 1 | 0.00 | |
| V2 | chip_sw_flash_lc_seed_hw_rd_en | chip_sw_flash_ctrl_lc_rw_en | 28.027s | 0 | 1 | 0.00 | |
| V2 | chip_sw_flash_lc_escalate_en | chip_sw_all_escalation_resets | 2.321m | 0 | 1 | 0.00 | |
| V2 | chip_sw_flash_prim_tl_access | chip_prim_tl_access | 1.575m | 4.853ms | 1 | 1 | 100.00 |
| V2 | chip_sw_flash_ctrl_clock_freqs | chip_sw_flash_ctrl_clock_freqs | 6.618m | 5.134ms | 1 | 1 | 100.00 |
| V2 | chip_sw_flash_ctrl_escalation_reset | chip_sw_flash_crash_alert | 4.954m | 4.946ms | 1 | 1 | 100.00 |
| V2 | chip_sw_flash_ctrl_write_clear | chip_sw_flash_crash_alert | 4.954m | 4.946ms | 1 | 1 | 100.00 |
| V2 | chip_sw_hmac_enc | chip_sw_hmac_enc | 2.150m | 2.955ms | 1 | 1 | 100.00 |
| chip_sw_hmac_enc_jitter_en | 2.150m | 2.973ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_hmac_idle | chip_sw_hmac_enc_idle | 2.265m | 2.999ms | 1 | 1 | 100.00 |
| V2 | chip_sw_hmac_all_configurations | chip_sw_hmac_oneshot | 2.591m | 3.103ms | 1 | 1 | 100.00 |
| V2 | chip_sw_hmac_multistream_mode | chip_sw_hmac_multistream | 9.797m | 6.290ms | 1 | 1 | 100.00 |
| V2 | chip_sw_i2c_host_tx_rx | chip_sw_i2c_host_tx_rx | 5.465m | 5.359ms | 1 | 1 | 100.00 |
| chip_sw_i2c_host_tx_rx_idx1 | 24.610s | 10.340us | 0 | 1 | 0.00 | ||
| chip_sw_i2c_host_tx_rx_idx2 | 5.723m | 5.359ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_i2c_device_tx_rx | chip_sw_i2c_device_tx_rx | 1.051m | 0 | 1 | 0.00 | |
| V2 | chip_sw_keymgr_key_derivation | chip_sw_keymgr_key_derivation | 15.340m | 9.416ms | 1 | 1 | 100.00 |
| chip_sw_keymgr_key_derivation_jitter_en | 15.622m | 9.442ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_keymgr_sideload_kmac | chip_sw_keymgr_sideload_kmac | 15.934m | 9.471ms | 1 | 1 | 100.00 |
| V2 | chip_sw_keymgr_sideload_aes | chip_sw_keymgr_sideload_aes | 15.409m | 9.553ms | 1 | 1 | 100.00 |
| V2 | chip_sw_keymgr_sideload_otbn | chip_sw_keymgr_sideload_otbn | 40.335m | 14.244ms | 1 | 1 | 100.00 |
| V2 | chip_sw_kmac_enc | chip_sw_kmac_mode_cshake | 1.885m | 2.874ms | 1 | 1 | 100.00 |
| chip_sw_kmac_mode_kmac | 2.605m | 3.052ms | 1 | 1 | 100.00 | ||
| chip_sw_kmac_mode_kmac_jitter_en | 2.456m | 3.083ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_kmac_app_keymgr | chip_sw_keymgr_key_derivation | 15.340m | 9.416ms | 1 | 1 | 100.00 |
| V2 | chip_sw_kmac_app_lc | chip_sw_lc_ctrl_transition | 3.805m | 5.714ms | 1 | 1 | 100.00 |
| V2 | chip_sw_kmac_app_rom | chip_sw_kmac_app_rom | 1.873m | 2.833ms | 1 | 1 | 100.00 |
| V2 | chip_sw_kmac_entropy | chip_sw_kmac_entropy | 15.345m | 8.266ms | 1 | 1 | 100.00 |
| V2 | chip_sw_kmac_idle | chip_sw_kmac_idle | 1.838m | 2.847ms | 1 | 1 | 100.00 |
| V2 | chip_sw_lc_ctrl_alert_handler_escalation | chip_sw_alert_handler_escalation | 4.130m | 4.782ms | 1 | 1 | 100.00 |
| V2 | chip_sw_lc_ctrl_jtag_access | chip_tap_straps_dev | 1.493m | 2.919ms | 1 | 1 | 100.00 |
| chip_tap_straps_rma | 3.896m | 5.475ms | 1 | 1 | 100.00 | ||
| chip_tap_straps_prod | 1.493m | 2.919ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_lc_ctrl_otp_hw_cfg0 | chip_sw_lc_ctrl_otp_hw_cfg0 | 1.903m | 2.880ms | 1 | 1 | 100.00 |
| V2 | chip_sw_lc_ctrl_init | chip_sw_lc_ctrl_transition | 3.805m | 5.714ms | 1 | 1 | 100.00 |
| V2 | chip_sw_lc_ctrl_transitions | chip_sw_lc_ctrl_transition | 3.805m | 5.714ms | 1 | 1 | 100.00 |
| V2 | chip_sw_lc_ctrl_kmac_req | chip_sw_lc_ctrl_transition | 3.805m | 5.714ms | 1 | 1 | 100.00 |
| V2 | chip_sw_lc_ctrl_key_div | chip_sw_keymgr_key_derivation_prod | 16.391m | 9.416ms | 1 | 1 | 100.00 |
| V2 | chip_sw_lc_ctrl_broadcast | chip_sw_flash_ctrl_lc_rw_en | 28.027s | 0 | 1 | 0.00 | |
| chip_sw_flash_rma_unlocked | 46.837m | 43.040ms | 1 | 1 | 100.00 | ||
| chip_sw_otp_ctrl_lc_signals_test_unlocked0 | 2.781m | 3.266ms | 1 | 1 | 100.00 | ||
| chip_sw_otp_ctrl_lc_signals_dev | 6.823m | 6.033ms | 1 | 1 | 100.00 | ||
| chip_sw_otp_ctrl_lc_signals_prod | 7.015m | 6.033ms | 1 | 1 | 100.00 | ||
| chip_sw_otp_ctrl_lc_signals_rma | 6.724m | 6.038ms | 1 | 1 | 100.00 | ||
| chip_sw_lc_ctrl_transition | 3.805m | 5.714ms | 1 | 1 | 100.00 | ||
| chip_sw_keymgr_key_derivation | 15.340m | 9.416ms | 1 | 1 | 100.00 | ||
| chip_sw_rom_ctrl_integrity_check | 4.860m | 8.840ms | 1 | 1 | 100.00 | ||
| chip_sw_sram_ctrl_execution_main | 6.362m | 7.136ms | 1 | 1 | 100.00 | ||
| chip_prim_tl_access | 1.575m | 4.853ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_external_clk_src_for_lc | 3.917m | 5.739ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_external_clk_src_for_sw_fast_test_unlocked0 | 5.209m | 4.038ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_external_clk_src_for_sw_slow_test_unlocked0 | 4.980m | 4.655ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_external_clk_src_for_sw_fast_dev | 5.121m | 4.038ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_external_clk_src_for_sw_slow_dev | 4.949m | 4.655ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_external_clk_src_for_sw_fast_rma | 5.103m | 4.039ms | 1 | 1 | 100.00 | ||
| chip_sw_clkmgr_external_clk_src_for_sw_slow_rma | 4.860m | 4.655ms | 1 | 1 | 100.00 | ||
| chip_tap_straps_dev | 1.493m | 2.919ms | 1 | 1 | 100.00 | ||
| chip_tap_straps_rma | 3.896m | 5.475ms | 1 | 1 | 100.00 | ||
| chip_tap_straps_prod | 1.493m | 2.919ms | 1 | 1 | 100.00 | ||
| chip_rv_dm_lc_disabled | 3.584m | 10.388ms | 1 | 1 | 100.00 | ||
| V2 | chip_lc_scrap | chip_sw_lc_ctrl_rma_to_scrap | 2.267m | 3.459ms | 1 | 1 | 100.00 |
| chip_sw_lc_ctrl_raw_to_scrap | 1.232m | 3.372ms | 1 | 1 | 100.00 | ||
| chip_sw_lc_ctrl_test_locked0_to_scrap | 1.244m | 3.372ms | 1 | 1 | 100.00 | ||
| chip_sw_lc_ctrl_rand_to_scrap | 1.256m | 3.372ms | 1 | 1 | 100.00 | ||
| V2 | chip_lc_test_locked | chip_sw_lc_walkthrough_testunlocks | 17.232m | 23.471ms | 1 | 1 | 100.00 |
| chip_rv_dm_lc_disabled | 3.584m | 10.388ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_lc_walkthrough | chip_sw_lc_walkthrough_dev | 56.054m | 47.201ms | 1 | 1 | 100.00 |
| chip_sw_lc_walkthrough_prod | 52.296m | 47.201ms | 1 | 1 | 100.00 | ||
| chip_sw_lc_walkthrough_prodend | 6.723m | 8.116ms | 1 | 1 | 100.00 | ||
| chip_sw_lc_walkthrough_rma | 50.788m | 45.726ms | 1 | 1 | 100.00 | ||
| chip_sw_lc_walkthrough_testunlocks | 17.232m | 23.471ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_lc_ctrl_volatile_raw_unlock | chip_sw_lc_ctrl_volatile_raw_unlock | 58.790s | 2.488ms | 1 | 1 | 100.00 |
| chip_sw_lc_ctrl_volatile_raw_unlock_ext_clk_48mhz | 1.043m | 2.532ms | 1 | 1 | 100.00 | ||
| rom_volatile_raw_unlock | 1.030m | 2.532ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_otbn_op | chip_sw_otbn_ecdsa_op_irq | 48.311m | 17.348ms | 1 | 1 | 100.00 |
| chip_sw_otbn_ecdsa_op_irq_jitter_en | 49.844m | 18.978ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_otbn_rnd_entropy | chip_sw_otbn_randomness | 7.900m | 6.001ms | 1 | 1 | 100.00 |
| V2 | chip_sw_otbn_urnd_entropy | chip_sw_otbn_randomness | 7.900m | 6.001ms | 1 | 1 | 100.00 |
| V2 | chip_sw_otbn_idle | chip_sw_otbn_randomness | 7.900m | 6.001ms | 1 | 1 | 100.00 |
| V2 | chip_sw_otbn_mem_scramble | chip_sw_otbn_mem_scramble | 4.138m | 3.645ms | 1 | 1 | 100.00 |
| V2 | chip_otp_ctrl_init | chip_sw_lc_ctrl_transition | 3.805m | 5.714ms | 1 | 1 | 100.00 |
| V2 | chip_sw_otp_ctrl_keys | chip_sw_flash_init | 14.875m | 17.557ms | 1 | 1 | 100.00 |
| chip_sw_otbn_mem_scramble | 4.138m | 3.645ms | 1 | 1 | 100.00 | ||
| chip_sw_keymgr_key_derivation | 15.340m | 9.416ms | 1 | 1 | 100.00 | ||
| chip_sw_sram_ctrl_scrambled_access | 4.240m | 4.352ms | 1 | 1 | 100.00 | ||
| chip_sw_rv_core_ibex_icache_invalidate | 1.931m | 2.899ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_otp_ctrl_entropy | chip_sw_flash_init | 14.875m | 17.557ms | 1 | 1 | 100.00 |
| chip_sw_otbn_mem_scramble | 4.138m | 3.645ms | 1 | 1 | 100.00 | ||
| chip_sw_keymgr_key_derivation | 15.340m | 9.416ms | 1 | 1 | 100.00 | ||
| chip_sw_sram_ctrl_scrambled_access | 4.240m | 4.352ms | 1 | 1 | 100.00 | ||
| chip_sw_rv_core_ibex_icache_invalidate | 1.931m | 2.899ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_otp_ctrl_program | chip_sw_lc_ctrl_transition | 3.805m | 5.714ms | 1 | 1 | 100.00 |
| V2 | chip_sw_otp_ctrl_program_error | chip_sw_lc_ctrl_program_error | 3.920m | 4.519ms | 1 | 1 | 100.00 |
| V2 | chip_sw_otp_ctrl_hw_cfg0 | chip_sw_lc_ctrl_otp_hw_cfg0 | 1.903m | 2.880ms | 1 | 1 | 100.00 |
| V2 | chip_sw_otp_ctrl_lc_signals | chip_sw_otp_ctrl_lc_signals_test_unlocked0 | 2.781m | 3.266ms | 1 | 1 | 100.00 |
| chip_sw_otp_ctrl_lc_signals_dev | 6.823m | 6.033ms | 1 | 1 | 100.00 | ||
| chip_sw_otp_ctrl_lc_signals_prod | 7.015m | 6.033ms | 1 | 1 | 100.00 | ||
| chip_sw_otp_ctrl_lc_signals_rma | 6.724m | 6.038ms | 1 | 1 | 100.00 | ||
| chip_sw_lc_ctrl_transition | 3.805m | 5.714ms | 1 | 1 | 100.00 | ||
| chip_prim_tl_access | 1.575m | 4.853ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_otp_prim_tl_access | chip_prim_tl_access | 1.575m | 4.853ms | 1 | 1 | 100.00 |
| V2 | chip_sw_otp_ctrl_dai_lock | chip_sw_otp_ctrl_dai_lock | 14.442m | 8.584ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_external_full_reset | chip_sw_pwrmgr_full_aon_reset | 3.712m | 7.642ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_random_sleep_all_wake_ups | chip_sw_pwrmgr_random_sleep_all_wake_ups | 13.627m | 23.874ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_normal_sleep_all_wake_ups | chip_sw_pwrmgr_normal_sleep_all_wake_ups | 3.310m | 7.391ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_deep_sleep_por_reset | chip_sw_pwrmgr_deep_sleep_por_reset | 5.206m | 7.690ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_normal_sleep_por_reset | chip_sw_pwrmgr_normal_sleep_por_reset | 4.657m | 5.880ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_deep_sleep_all_wake_ups | chip_sw_pwrmgr_deep_sleep_all_wake_ups | 12.272m | 21.458ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_deep_sleep_all_reset_reqs | chip_sw_pwrmgr_deep_sleep_all_reset_reqs | 10.389m | 13.292ms | 1 | 1 | 100.00 |
| chip_sw_aon_timer_wdog_bite_reset | 6.026m | 7.874ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_pwrmgr_normal_sleep_all_reset_reqs | chip_sw_pwrmgr_normal_sleep_all_reset_reqs | 10.525m | 10.196ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_wdog_reset | chip_sw_pwrmgr_wdog_reset | 4.270m | 4.448ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_aon_power_glitch_reset | chip_sw_pwrmgr_full_aon_reset | 3.712m | 7.642ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_main_power_glitch_reset | chip_sw_pwrmgr_main_power_glitch_reset | 3.219m | 4.037ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_random_sleep_power_glitch_reset | chip_sw_pwrmgr_random_sleep_power_glitch_reset | 26.218m | 29.986ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_deep_sleep_power_glitch_reset | chip_sw_pwrmgr_deep_sleep_power_glitch_reset | 3.796m | 6.182ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_sleep_power_glitch_reset | chip_sw_pwrmgr_sleep_power_glitch_reset | 3.388m | 4.818ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_random_sleep_all_reset_reqs | chip_sw_pwrmgr_random_sleep_all_reset_reqs | 19.053m | 20.517ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_sysrst_ctrl_reset | chip_sw_pwrmgr_sysrst_ctrl_reset | 8.567m | 6.806ms | 1 | 1 | 100.00 |
| chip_sw_pwrmgr_all_reset_reqs | 12.397m | 9.745ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_pwrmgr_b2b_sleep_reset_req | chip_sw_pwrmgr_b2b_sleep_reset_req | 19.242m | 22.554ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_sleep_disabled | chip_sw_pwrmgr_sleep_disabled | 2.275m | 3.089ms | 1 | 1 | 100.00 |
| V2 | chip_sw_pwrmgr_escalation_reset | chip_sw_all_escalation_resets | 2.321m | 0 | 1 | 0.00 | |
| V2 | chip_sw_rom_access | chip_sw_rom_ctrl_integrity_check | 4.860m | 8.840ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rom_ctrl_integrity_check | chip_sw_rom_ctrl_integrity_check | 4.860m | 8.840ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rstmgr_non_sys_reset_info | chip_sw_pwrmgr_all_reset_reqs | 12.397m | 9.745ms | 1 | 1 | 100.00 |
| chip_sw_pwrmgr_random_sleep_all_reset_reqs | 19.053m | 20.517ms | 1 | 1 | 100.00 | ||
| chip_sw_pwrmgr_wdog_reset | 4.270m | 4.448ms | 1 | 1 | 100.00 | ||
| chip_sw_pwrmgr_smoketest | 3.213m | 5.488ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_rstmgr_sys_reset_info | chip_rv_dm_ndm_reset_req | 3.130m | 3.958ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rstmgr_cpu_info | chip_sw_rstmgr_cpu_info | 3.251m | 4.042ms | 0 | 1 | 0.00 |
| V2 | chip_sw_rstmgr_sw_req_reset | chip_sw_rstmgr_sw_req | 3.253m | 3.947ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rstmgr_alert_info | chip_sw_rstmgr_alert_info | 12.798m | 10.635ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rstmgr_sw_rst | chip_sw_rstmgr_sw_rst | 1.992m | 2.872ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rstmgr_escalation_reset | chip_sw_all_escalation_resets | 2.321m | 0 | 1 | 0.00 | |
| V2 | chip_sw_rstmgr_alert_handler_reset_enables | chip_sw_alert_handler_lpg_reset_toggle | 13.333m | 7.697ms | 1 | 1 | 100.00 |
| V2 | chip_sw_nmi_irq | chip_sw_rv_core_ibex_nmi_irq | 6.648m | 4.812ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rv_core_ibex_rnd | chip_sw_rv_core_ibex_rnd | 6.275m | 4.828ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rv_core_ibex_address_translation | chip_sw_rv_core_ibex_address_translation | 2.313m | 3.003ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rv_core_ibex_icache_scrambled_access | chip_sw_rv_core_ibex_icache_invalidate | 1.931m | 2.899ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rv_core_ibex_fault_dump | chip_sw_rstmgr_cpu_info | 3.251m | 4.042ms | 0 | 1 | 0.00 |
| V2 | chip_sw_rv_core_ibex_double_fault | chip_sw_rstmgr_cpu_info | 3.251m | 4.042ms | 0 | 1 | 0.00 |
| V2 | chip_jtag_csr_rw | chip_jtag_csr_rw | 8.247m | 9.373ms | 1 | 1 | 100.00 |
| V2 | chip_jtag_mem_access | chip_jtag_mem_access | 11.979m | 13.888ms | 1 | 1 | 100.00 |
| V2 | chip_rv_dm_ndm_reset_req | chip_rv_dm_ndm_reset_req | 3.130m | 3.958ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rv_dm_ndm_reset_req_when_cpu_halted | chip_sw_rv_dm_ndm_reset_req_when_cpu_halted | 3.763m | 4.259ms | 1 | 1 | 100.00 |
| V2 | chip_rv_dm_access_after_wakeup | chip_sw_rv_dm_access_after_wakeup | 3.567m | 5.726ms | 1 | 1 | 100.00 |
| V2 | chip_sw_rv_dm_jtag_tap_sel | chip_tap_straps_rma | 3.896m | 5.475ms | 1 | 1 | 100.00 |
| V2 | chip_rv_dm_lc_disabled | chip_rv_dm_lc_disabled | 3.584m | 10.388ms | 1 | 1 | 100.00 |
| V2 | chip_sw_plic_all_irqs | chip_plic_all_irqs_0 | 7.643m | 5.493ms | 1 | 1 | 100.00 |
| chip_plic_all_irqs_10 | 3.704m | 3.655ms | 1 | 1 | 100.00 | ||
| chip_plic_all_irqs_20 | 4.697m | 4.266ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_plic_sw_irq | chip_sw_plic_sw_irq | 2.116m | 2.863ms | 1 | 1 | 100.00 |
| V2 | chip_sw_timer | chip_sw_rv_timer_irq | 2.087m | 2.985ms | 1 | 1 | 100.00 |
| V2 | chip_sw_spi_device_flash_mode | rom_e2e_smoke | 37.857m | 14.947ms | 1 | 1 | 100.00 |
| V2 | chip_sw_spi_device_pass_through | chip_sw_spi_device_pass_through | 1.051m | 0 | 1 | 0.00 | |
| V2 | chip_sw_spi_device_pass_through_collision | chip_sw_spi_device_pass_through_collision | 1.051m | 0 | 1 | 0.00 | |
| V2 | chip_sw_spi_device_tpm | chip_sw_spi_device_tpm | 24.630s | 10.340us | 0 | 1 | 0.00 |
| V2 | chip_sw_spi_host_tx_rx | chip_sw_spi_host_tx_rx | 1.051m | 0 | 1 | 0.00 | |
| V2 | chip_sw_sram_scrambled_access | chip_sw_sram_ctrl_scrambled_access | 4.240m | 4.352ms | 1 | 1 | 100.00 |
| chip_sw_sram_ctrl_scrambled_access_jitter_en | 4.313m | 4.391ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_sleep_sram_ret_contents | chip_sw_sleep_sram_ret_contents_no_scramble | 5.600m | 7.068ms | 1 | 1 | 100.00 |
| chip_sw_sleep_sram_ret_contents_scramble | 5.087m | 7.153ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_sram_execution | chip_sw_sram_ctrl_execution_main | 6.362m | 7.136ms | 1 | 1 | 100.00 |
| V2 | chip_sw_sram_lc_escalation | chip_sw_all_escalation_resets | 2.321m | 0 | 1 | 0.00 | |
| chip_sw_data_integrity_escalation | 2.271m | 0 | 1 | 0.00 | |||
| V2 | chip_sw_sysrst_ctrl_reset | chip_sw_pwrmgr_sysrst_ctrl_reset | 8.567m | 6.806ms | 1 | 1 | 100.00 |
| chip_sw_sysrst_ctrl_reset | 13.560m | 22.558ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_sysrst_ctrl_inputs | chip_sw_sysrst_ctrl_inputs | 2.039m | 2.900ms | 1 | 1 | 100.00 |
| V2 | chip_sw_sysrst_ctrl_outputs | chip_sw_sysrst_ctrl_outputs | 2.691m | 3.615ms | 1 | 1 | 100.00 |
| V2 | chip_sw_sysrst_ctrl_in_irq | chip_sw_sysrst_ctrl_in_irq | 4.467m | 4.570ms | 1 | 1 | 100.00 |
| V2 | chip_sw_sysrst_ctrl_sleep_wakeup | chip_sw_sysrst_ctrl_reset | 13.560m | 22.558ms | 1 | 1 | 100.00 |
| V2 | chip_sw_sysrst_ctrl_sleep_reset | chip_sw_sysrst_ctrl_reset | 13.560m | 22.558ms | 1 | 1 | 100.00 |
| V2 | chip_sw_sysrst_ctrl_ec_rst_l | chip_sw_sysrst_ctrl_ec_rst_l | 10.347m | 11.579ms | 0 | 1 | 0.00 |
| V2 | chip_sw_sysrst_ctrl_flash_wp_l | chip_sw_sysrst_ctrl_ec_rst_l | 10.347m | 11.579ms | 0 | 1 | 0.00 |
| V2 | chip_sw_sysrst_ctrl_ulp_z3_wakeup | chip_sw_sysrst_ctrl_ulp_z3_wakeup | 3.533m | 5.614ms | 1 | 1 | 100.00 |
| chip_sw_adc_ctrl_sleep_debug_cable_wakeup | 4.251m | 18.575ms | 1 | 1 | 100.00 | ||
| V2 | chip_sw_usbdev_vbus | chip_sw_usbdev_vbus | 34.076s | 0 | 1 | 0.00 | |
| V2 | chip_sw_usbdev_pullup | chip_sw_usbdev_pullup | 15.051s | 0 | 1 | 0.00 | |
| V2 | chip_sw_usbdev_aon_pullup | chip_sw_usbdev_aon_pullup | 14.043s | 0 | 1 | 0.00 | |
| V2 | chip_sw_usbdev_setup_rx | chip_sw_usbdev_setuprx | 24.880s | 10.340us | 0 | 1 | 0.00 |
| V2 | chip_sw_usbdev_config_host | chip_sw_usbdev_config_host | 24.700s | 10.340us | 0 | 1 | 0.00 |
| V2 | chip_sw_usbdev_pincfg | chip_sw_usbdev_pincfg | 1.052m | 0 | 1 | 0.00 | |
| V2 | chip_sw_usbdev_tx_rx | chip_sw_usbdev_dpi | 20.061s | 0 | 1 | 0.00 | |
| V2 | chip_sw_usbdev_toggle_restore | chip_sw_usbdev_toggle_restore | 24.120s | 10.340us | 0 | 1 | 0.00 |
| V2 | TOTAL | 214 | 275 | 77.82 | |||
| V2S | chip_sw_aes_masking_off | chip_sw_aes_masking_off | 2.190m | 2.945ms | 1 | 1 | 100.00 |
| V2S | chip_sw_rv_core_ibex_lockstep_glitch | chip_sw_rv_core_ibex_lockstep_glitch | 1.924m | 2.814ms | 0 | 1 | 0.00 |
| V2S | TOTAL | 1 | 2 | 50.00 | |||
| V3 | chip_sw_coremark | chip_sw_coremark | 2.370h | 71.627ms | 1 | 1 | 100.00 |
| V3 | chip_sw_power_max_load | chip_sw_power_virus | 12.625m | 5.648ms | 1 | 1 | 100.00 |
| V3 | rom_e2e_debug | rom_e2e_jtag_debug_test_unlocked0 | 16.404m | 11.323ms | 1 | 1 | 100.00 |
| rom_e2e_jtag_debug_dev | 17.002m | 11.323ms | 1 | 1 | 100.00 | ||
| rom_e2e_jtag_debug_rma | 17.417m | 11.323ms | 1 | 1 | 100.00 | ||
| V3 | rom_e2e_jtag_inject | rom_e2e_jtag_inject_test_unlocked0 | 2.504m | 4.125ms | 1 | 1 | 100.00 |
| rom_e2e_jtag_inject_dev | 2.455m | 4.125ms | 1 | 1 | 100.00 | ||
| rom_e2e_jtag_inject_rma | 2.573m | 4.125ms | 1 | 1 | 100.00 | ||
| V3 | rom_e2e_self_hash | rom_e2e_self_hash | 10.011s | 0 | 1 | 0.00 | |
| V3 | chip_sw_clkmgr_jitter_cycle_measurements | chip_sw_clkmgr_jitter_frequency | 7.737m | 5.154ms | 1 | 1 | 100.00 |
| V3 | chip_sw_edn_boot_mode | chip_sw_edn_boot_mode | 4.045m | 2.673ms | 1 | 1 | 100.00 |
| V3 | chip_sw_edn_auto_mode | chip_sw_edn_auto_mode | 8.552m | 4.389ms | 1 | 1 | 100.00 |
| V3 | chip_sw_edn_sw_mode | chip_sw_edn_sw_mode | 13.642m | 8.141ms | 1 | 1 | 100.00 |
| V3 | chip_sw_edn_kat | chip_sw_edn_kat | 2.863m | 2.215ms | 1 | 1 | 100.00 |
| V3 | chip_sw_flash_memory_protection | chip_sw_flash_ctrl_mem_protection | 8.095m | 5.160ms | 1 | 1 | 100.00 |
| V3 | chip_sw_otp_ctrl_vendor_test_csr_access | chip_sw_otp_ctrl_vendor_test_csr_access | 52.610s | 2.427ms | 1 | 1 | 100.00 |
| V3 | chip_sw_otp_ctrl_escalation | chip_sw_otp_ctrl_escalation | 4.635m | 4.949ms | 1 | 1 | 100.00 |
| V3 | chip_sw_sensor_ctrl_deep_sleep_wake_up | chip_sw_pwrmgr_sensor_ctrl_deep_sleep_wake_up | 3.550m | 5.531ms | 1 | 1 | 100.00 |
| V3 | chip_sw_pwrmgr_usb_clk_disabled_when_active | chip_sw_pwrmgr_usb_clk_disabled_when_active | 3.870m | 4.408ms | 1 | 1 | 100.00 |
| V3 | chip_sw_all_resets | chip_sw_pwrmgr_all_reset_reqs | 12.397m | 9.745ms | 1 | 1 | 100.00 |
| V3 | chip_rv_dm_perform_debug | rom_e2e_jtag_debug_test_unlocked0 | 16.404m | 11.323ms | 1 | 1 | 100.00 |
| rom_e2e_jtag_debug_dev | 17.002m | 11.323ms | 1 | 1 | 100.00 | ||
| rom_e2e_jtag_debug_rma | 17.417m | 11.323ms | 1 | 1 | 100.00 | ||
| V3 | chip_sw_rv_dm_access_after_hw_reset | chip_sw_rv_dm_access_after_escalation_reset | 4.160m | 4.819ms | 1 | 1 | 100.00 |
| V3 | chip_sw_plic_alerts | chip_sw_all_escalation_resets | 2.321m | 0 | 1 | 0.00 | |
| V3 | tick_configuration | chip_sw_rv_timer_systick_test | 1.309h | 38.358ms | 1 | 1 | 100.00 |
| V3 | counter_wrap | chip_sw_rv_timer_systick_test | 1.309h | 38.358ms | 1 | 1 | 100.00 |
| V3 | chip_sw_spi_device_output_when_disabled_or_sleeping | chip_sw_spi_device_pinmux_sleep_retention | 25.030s | 10.340us | 0 | 1 | 0.00 |
| V3 | chip_sw_uart_watermarks | chip_sw_uart_tx_rx | 1.486m | 0 | 1 | 0.00 | |
| V3 | chip_sw_usbdev_stream | chip_sw_usbdev_stream | 1.052m | 0 | 1 | 0.00 | |
| V3 | TOTAL | 20 | 23 | 86.96 | |||
| Unmapped tests | chip_sival_flash_info_access | 2.321m | 0 | 1 | 0.00 | ||
| chip_sw_rstmgr_rst_cnsty_escalation | 2.287m | 0 | 1 | 0.00 | |||
| chip_sw_otp_ctrl_ecc_error_vendor_test | 1.842m | 2.864ms | 1 | 1 | 100.00 | ||
| chip_sw_otp_ctrl_descrambling | 2.443m | 3.110ms | 1 | 1 | 100.00 | ||
| chip_sw_pwrmgr_lowpower_cancel | 3.238m | 3.828ms | 1 | 1 | 100.00 | ||
| chip_sw_pwrmgr_sleep_wake_5_bug | 10.009s | 0 | 1 | 0.00 | |||
| chip_sw_flash_ctrl_write_clear | 2.453m | 3.069ms | 1 | 1 | 100.00 | ||
| TOTAL | 245 | 325 | 75.38 |
Job returned non-zero exit code has 35 failures:
Test chip_sw_example_flash has 1 failures.
0.chip_sw_example_flash.1
Log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_example_flash/latest/run.log
cwd=/nightly/runs/opentitan
tty=/dev/pts/0
Waiting for it to complete...
Another command (pid=916767) is running. Waiting for it to complete on the server (server_pid=916782)...
Another command (pid=934410) is running. Waiting for it to complete on the server (server_pid=916782)...
Server terminated abruptly (error code: 14, error message: 'Socket closed', log file: '/nightly/runs/.cache/bazel/_bazel_root/4648b3ce067cc84295a1e3b10ceaf366/server/jvm.out')
make: *** [/nightly/runs/opentitan/hw/dv/tools/dvsim/sim.mk:73: sw_build] Error 37
Test chip_sw_example_rom has 1 failures.
0.chip_sw_example_rom.1
Log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_example_rom/latest/run.log
Building SW image "//sw/device/tests:example_test_from_rom_sim_dv".
Building "//sw/device/tests:example_test_from_rom_sim_dv" on network connected machine.
Building with command: ./bazelisk.sh build --define DISABLE_VERILATOR_BUILD=true --//util/design/data:img_seed=1 //sw/device/tests:example_test_from_rom_sim_dv
2025/04/01 20:37:44 Downloading https://releases.bazel.build/8.0.1/release/bazel-8.0.1-linux-x86_64...
Another command (pid=916767) is running. Waiting for it to complete on the server (server_pid=916782)...
Another command (pid=934410) is running. Waiting for it to complete on the server (server_pid=916782)...
Server terminated abruptly (error code: 14, error message: 'Socket closed', log file: '/nightly/runs/.cache/bazel/_bazel_root/4648b3ce067cc84295a1e3b10ceaf366/server/jvm.out')
make: *** [/nightly/runs/opentitan/hw/dv/tools/dvsim/sim.mk:73: sw_build] Error 37
Test chip_sw_example_manufacturer has 1 failures.
0.chip_sw_example_manufacturer.1
Log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_example_manufacturer/latest/run.log
INFO: Build completed successfully, 2124 total actions
Another command (pid=934410) is running. Waiting for it to complete on the server (server_pid=916782)...
Server terminated abruptly (error code: 14, error message: 'Socket closed', log file: '/nightly/runs/.cache/bazel/_bazel_root/4648b3ce067cc84295a1e3b10ceaf366/server/jvm.out')
Starting local Bazel server (8.0.1) and connecting to it...
DEBUG: /nightly/runs/opentitan/rules/autogen.bzl:452:14: NOTE: stamping is disabled, the chip_info section will use a fixed version string
DEBUG: /nightly/runs/opentitan/rules/autogen.bzl:452:14: NOTE: stamping is disabled, the chip_info section will use a fixed version string
cp: cannot stat 'external/+hooks+manufacturer_test_hooks/example_test.c': No such file or directory
make: *** [/nightly/runs/opentitan/hw/dv/tools/dvsim/sim.mk:73: sw_build] Error 1
Test chip_sw_example_concurrency has 1 failures.
0.chip_sw_example_concurrency.1
Log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_example_concurrency/latest/run.log
done;
Building SW image "//sw/device/tests:example_concurrency_test_sim_dv".
Building "//sw/device/tests:example_concurrency_test_sim_dv" on network connected machine.
Building with command: ./bazelisk.sh build --define DISABLE_VERILATOR_BUILD=true --//util/design/data:img_seed=1 //sw/device/tests:example_concurrency_test_sim_dv
Another command (pid=916767) is running. Waiting for it to complete on the server (server_pid=916782)...
Another command (pid=934410) is running. Waiting for it to complete on the server (server_pid=916782)...
Server terminated abruptly (error code: 14, error message: 'Socket closed', log file: '/nightly/runs/.cache/bazel/_bazel_root/4648b3ce067cc84295a1e3b10ceaf366/server/jvm.out')
make: *** [/nightly/runs/opentitan/hw/dv/tools/dvsim/sim.mk:73: sw_build] Error 37
Test chip_sival_flash_info_access has 1 failures.
0.chip_sival_flash_info_access.1
Log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sival_flash_info_access/latest/run.log
done;
Building SW image "//sw/device/tests:flash_ctrl_info_access_lc_sim_dv".
Building "//sw/device/tests:flash_ctrl_info_access_lc_sim_dv" on network connected machine.
Building with command: ./bazelisk.sh build --define DISABLE_VERILATOR_BUILD=true --//util/design/data:img_seed=1 //sw/device/tests:flash_ctrl_info_access_lc_sim_dv
Another command (pid=916767) is running. Waiting for it to complete on the server (server_pid=916782)...
Another command (pid=934410) is running. Waiting for it to complete on the server (server_pid=916782)...
Server terminated abruptly (error code: 14, error message: 'Socket closed', log file: '/nightly/runs/.cache/bazel/_bazel_root/4648b3ce067cc84295a1e3b10ceaf366/server/jvm.out')
make: *** [/nightly/runs/opentitan/hw/dv/tools/dvsim/sim.mk:73: sw_build] Error 37
... and 30 more tests.
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_a_corrupted_sim_dv.fake_ecdsa_prod_key_*.signed.*.scr.vmem could not be opened for r mode has 11 failures:
Test rom_e2e_boot_policy_valid_a_bad_b_good_test_unlocked0 has 1 failures.
0.rom_e2e_boot_policy_valid_a_bad_b_good_test_unlocked0.1
Line 491, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_boot_policy_valid_a_bad_b_good_test_unlocked0/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_a_corrupted_sim_dv.fake_ecdsa_prod_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test rom_e2e_boot_policy_valid_a_bad_b_good_dev has 1 failures.
0.rom_e2e_boot_policy_valid_a_bad_b_good_dev.1
Line 503, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_boot_policy_valid_a_bad_b_good_dev/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_a_corrupted_sim_dv.fake_ecdsa_prod_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test rom_e2e_boot_policy_valid_a_bad_b_good_prod has 1 failures.
0.rom_e2e_boot_policy_valid_a_bad_b_good_prod.1
Line 549, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_boot_policy_valid_a_bad_b_good_prod/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_a_corrupted_sim_dv.fake_ecdsa_prod_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test rom_e2e_boot_policy_valid_a_bad_b_good_prod_end has 1 failures.
0.rom_e2e_boot_policy_valid_a_bad_b_good_prod_end.1
Line 535, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_boot_policy_valid_a_bad_b_good_prod_end/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_a_corrupted_sim_dv.fake_ecdsa_prod_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test rom_e2e_boot_policy_valid_a_bad_b_good_rma has 1 failures.
0.rom_e2e_boot_policy_valid_a_bad_b_good_rma.1
Line 531, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_boot_policy_valid_a_bad_b_good_rma/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_a_corrupted_sim_dv.fake_ecdsa_prod_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
... and 6 more tests.
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank1Data]] file empty_test_slot_b_corrupted_sim_dv.fake_ecdsa_prod_key_*.signed.*.scr.vmem could not be opened for r mode has 5 failures:
Test rom_e2e_boot_policy_valid_a_good_b_bad_test_unlocked0 has 1 failures.
0.rom_e2e_boot_policy_valid_a_good_b_bad_test_unlocked0.1
Line 541, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_boot_policy_valid_a_good_b_bad_test_unlocked0/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank1Data]] file empty_test_slot_b_corrupted_sim_dv.fake_ecdsa_prod_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test rom_e2e_boot_policy_valid_a_good_b_bad_dev has 1 failures.
0.rom_e2e_boot_policy_valid_a_good_b_bad_dev.1
Line 492, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_boot_policy_valid_a_good_b_bad_dev/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank1Data]] file empty_test_slot_b_corrupted_sim_dv.fake_ecdsa_prod_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test rom_e2e_boot_policy_valid_a_good_b_bad_prod has 1 failures.
0.rom_e2e_boot_policy_valid_a_good_b_bad_prod.1
Line 507, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_boot_policy_valid_a_good_b_bad_prod/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank1Data]] file empty_test_slot_b_corrupted_sim_dv.fake_ecdsa_prod_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test rom_e2e_boot_policy_valid_a_good_b_bad_prod_end has 1 failures.
0.rom_e2e_boot_policy_valid_a_good_b_bad_prod_end.1
Line 522, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_boot_policy_valid_a_good_b_bad_prod_end/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank1Data]] file empty_test_slot_b_corrupted_sim_dv.fake_ecdsa_prod_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test rom_e2e_boot_policy_valid_a_good_b_bad_rma has 1 failures.
0.rom_e2e_boot_policy_valid_a_good_b_bad_rma.1
Line 508, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_boot_policy_valid_a_good_b_bad_rma/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank1Data]] file empty_test_slot_b_corrupted_sim_dv.fake_ecdsa_prod_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_b_corrupted_sim_dv.fake_ecdsa_prod_key_*.signed.*.scr.vmem could not be opened for r mode has 3 failures:
Test rom_e2e_sigverify_always_a_nothing_b_bad_prod has 1 failures.
0.rom_e2e_sigverify_always_a_nothing_b_bad_prod.1
Line 478, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_sigverify_always_a_nothing_b_bad_prod/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_b_corrupted_sim_dv.fake_ecdsa_prod_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test rom_e2e_sigverify_always_a_nothing_b_bad_prod_end has 1 failures.
0.rom_e2e_sigverify_always_a_nothing_b_bad_prod_end.1
Line 474, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_sigverify_always_a_nothing_b_bad_prod_end/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_b_corrupted_sim_dv.fake_ecdsa_prod_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test rom_e2e_sigverify_always_a_nothing_b_bad_rma has 1 failures.
0.rom_e2e_sigverify_always_a_nothing_b_bad_rma.1
Line 493, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_sigverify_always_a_nothing_b_bad_rma/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_b_corrupted_sim_dv.fake_ecdsa_prod_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file uart_tx_rx_test_sim_dv.*.scr.vmem could not be opened for r mode has 2 failures:
Test chip_sw_uart_tx_rx_alt_clk_freq has 1 failures.
0.chip_sw_uart_tx_rx_alt_clk_freq.1
Line 498, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_uart_tx_rx_alt_clk_freq/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file uart_tx_rx_test_sim_dv.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test chip_sw_uart_tx_rx_alt_clk_freq_low_speed has 1 failures.
0.chip_sw_uart_tx_rx_alt_clk_freq_low_speed.1
Line 547, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_uart_tx_rx_alt_clk_freq_low_speed/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file uart_tx_rx_test_sim_dv.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_a_corrupted_sim_dv.fake_ecdsa_test_key_*.signed.*.scr.vmem could not be opened for r mode has 2 failures:
Test rom_e2e_sigverify_always_a_bad_b_bad_test_unlocked0 has 1 failures.
0.rom_e2e_sigverify_always_a_bad_b_bad_test_unlocked0.1
Line 563, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_sigverify_always_a_bad_b_bad_test_unlocked0/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_a_corrupted_sim_dv.fake_ecdsa_test_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test rom_e2e_sigverify_always_a_bad_b_nothing_test_unlocked0 has 1 failures.
0.rom_e2e_sigverify_always_a_bad_b_nothing_test_unlocked0.1
Line 458, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_sigverify_always_a_bad_b_nothing_test_unlocked0/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_a_corrupted_sim_dv.fake_ecdsa_test_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_a_corrupted_sim_dv.fake_ecdsa_dev_key_*.signed.*.scr.vmem could not be opened for r mode has 2 failures:
Test rom_e2e_sigverify_always_a_bad_b_bad_dev has 1 failures.
0.rom_e2e_sigverify_always_a_bad_b_bad_dev.1
Line 569, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_sigverify_always_a_bad_b_bad_dev/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_a_corrupted_sim_dv.fake_ecdsa_dev_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Test rom_e2e_sigverify_always_a_bad_b_nothing_dev has 1 failures.
0.rom_e2e_sigverify_always_a_bad_b_nothing_dev.1
Line 462, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_sigverify_always_a_bad_b_nothing_dev/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_a_corrupted_sim_dv.fake_ecdsa_dev_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file usbdev_setuprx_test_sim_dv.*.scr.vmem could not be opened for r mode has 1 failures:
0.chip_sw_usbdev_setuprx.1
Line 551, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_usbdev_setuprx/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file usbdev_setuprx_test_sim_dv.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file usbdev_config_host_test_sim_dv.*.scr.vmem could not be opened for r mode has 1 failures:
0.chip_sw_usbdev_config_host.1
Line 526, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_usbdev_config_host/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file usbdev_config_host_test_sim_dv.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file usbdev_toggle_restore_test_sim_dv.*.scr.vmem could not be opened for r mode has 1 failures:
0.chip_sw_usbdev_toggle_restore.1
Line 492, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_usbdev_toggle_restore/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file usbdev_toggle_restore_test_sim_dv.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file exit_test_unlocked_bootstrap_sim_dv.*.scr.vmem could not be opened for r mode has 1 failures:
0.chip_sw_exit_test_unlocked_bootstrap.1
Line 471, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_exit_test_unlocked_bootstrap/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file exit_test_unlocked_bootstrap_sim_dv.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file i2c_host_tx_rx_test_sim_dv.*.scr.vmem could not be opened for r mode has 1 failures:
0.chip_sw_i2c_host_tx_rx_idx1.1
Line 533, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_i2c_host_tx_rx_idx1/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file i2c_host_tx_rx_test_sim_dv.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file spi_device_tpm_tx_rx_test_sim_dv.*.scr.vmem could not be opened for r mode has 1 failures:
0.chip_sw_spi_device_tpm.1
Line 528, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_spi_device_tpm/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file spi_device_tpm_tx_rx_test_sim_dv.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file spi_device_sleep_test_sim_dv.*.scr.vmem could not be opened for r mode has 1 failures:
0.chip_sw_spi_device_pinmux_sleep_retention.1
Line 532, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_spi_device_pinmux_sleep_retention/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file spi_device_sleep_test_sim_dv.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR @ * us: (cip_base_scoreboard.sv:525) [scoreboard] Check failed item.d_error == exp_d_error (* [*] vs * [*]) On interface chip_reg_block, TL item: req: (cip_tl_seq_item@98333) { a_addr: * a_data: * a_mask: * a_size: * a_param: * a_source: * a_opcode: * a_user: * d_param: * d_source: * d_data: * d_size: * d_opcode: * d_error: * d_sink: * d_user: * a_valid_delay: * d_valid_delay: * a_valid_len: * d_valid_len: * req_abort_after_a_valid_len: * rsp_abort_after_d_valid_len: * req_completed: * rsp_completed: * tl_intg_err_type: TlIntgErrNone max_ecc_errors: * } has 1 failures:
0.chip_sw_rstmgr_cpu_info.1
Line 432, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_rstmgr_cpu_info/latest/run.log
UVM_ERROR @ 4042.081836 us: (cip_base_scoreboard.sv:525) [uvm_test_top.env.scoreboard] Check failed item.d_error == exp_d_error (1 [0x1] vs 0 [0x0]) On interface chip_reg_block, TL item: req: (cip_tl_seq_item@98333) { a_addr: 'h8 a_data: 'h0 a_mask: 'hf a_size: 'h2 a_param: 'h0 a_source: 'h0 a_opcode: 'h0 a_user: 'h259aa d_param: 'h0 d_source: 'h0 d_data: 'h0 d_size: 'h2 d_opcode: 'h0 d_error: 'h1 d_sink: 'h0 d_user: 'h1f2a a_valid_delay: 'h0 d_valid_delay: 'h0 a_valid_len: 'h0 d_valid_len: 'h0 req_abort_after_a_valid_len: 'h0 rsp_abort_after_d_valid_len: 'h0 req_completed: 'h0 rsp_completed: 'h0 tl_intg_err_type: TlIntgErrNone max_ecc_errors: 'h3 }
, unmapped_err: 0, mem_access_err: 0, bus_intg_err: 0, byte_wr_err: 0, csr_size_err: 0, tl_item_err: 0, write_w_instr_type_err: 0, cfg.tl_mem_access_gated: 0 ecc_err: 0
UVM_INFO @ 4042.081836 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR @ * us: (sw_logger_if.sv:526) [sysrst_ctrl_ec_rst_l_test_sim_dv(sw/device/tests/sim_dv/sysrst_ctrl_ec_rst_l_test.c:197)] CHECK-fail: rstmgr_reset_info == kDifRstmgrResetInfoPor has 1 failures:
0.chip_sw_sysrst_ctrl_ec_rst_l.1
Line 418, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_sysrst_ctrl_ec_rst_l/latest/run.log
UVM_ERROR @ 11579.002460 us: (sw_logger_if.sv:526) [sysrst_ctrl_ec_rst_l_test_sim_dv(sw/device/tests/sim_dv/sysrst_ctrl_ec_rst_l_test.c:197)] CHECK-fail: rstmgr_reset_info == kDifRstmgrResetInfoPor
UVM_INFO @ 11579.002460 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR @ * us: (sw_logger_if.sv:526) [alert_test_sim_dv(hw/top_earlgrey/sw/autogen/tests/alert_test.c:307)] CHECK-fail: Expect alert *! has 1 failures:
0.chip_sw_alert_test.1
Line 407, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_alert_test/latest/run.log
UVM_ERROR @ 2965.019500 us: (sw_logger_if.sv:526) [alert_test_sim_dv(hw/top_earlgrey/sw/autogen/tests/alert_test.c:307)] CHECK-fail: Expect alert 43!
UVM_INFO @ 2965.019500 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR @ * us: (sw_logger_if.sv:526) [alert_handler_lpg_sleep_mode_alerts_test_sim_dv(sw/device/lib/testing/ret_sram_testutils.c:67)] CHECK-fail: testing_utilities != ((void*)0) has 1 failures:
0.chip_sw_alert_handler_lpg_sleep_mode_alerts.1
Line 413, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_alert_handler_lpg_sleep_mode_alerts/latest/run.log
UVM_ERROR @ 2815.359500 us: (sw_logger_if.sv:526) [alert_handler_lpg_sleep_mode_alerts_test_sim_dv(sw/device/lib/testing/ret_sram_testutils.c:67)] CHECK-fail: testing_utilities != ((void*)0)
UVM_INFO @ 2815.359500 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR @ * us: (cip_base_vseq.sv:586) [chip_sw_entropy_src_fuse_vseq] Check failed * == local_alert_agent_cfg.vif.get_alert() (* [*] vs * [*]) Alert usbdev_fatal_fault fired unexpectedly! has 1 failures:
0.chip_sw_csrng_fuse_en_sw_app_read_test.1
Line 410, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_csrng_fuse_en_sw_app_read_test/latest/run.log
UVM_ERROR @ 2880.728679 us: (cip_base_vseq.sv:586) [uvm_test_top.env.virtual_sequencer.chip_sw_entropy_src_fuse_vseq] Check failed 0 == local_alert_agent_cfg.vif.get_alert() (0 [0x0] vs 1 [0x1]) Alert usbdev_fatal_fault fired unexpectedly!
UVM_INFO @ 2880.728679 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR @ * us: (cip_base_scoreboard.sv:525) [scoreboard] Check failed item.d_error == exp_d_error (* [*] vs * [*]) On interface chip_reg_block, TL item: req: (cip_tl_seq_item@31813) { a_addr: * a_data: * a_mask: * a_size: * a_param: * a_source: * a_opcode: * a_user: * d_param: * d_source: * d_data: * d_size: * d_opcode: * d_error: * d_sink: * d_user: * a_valid_delay: * d_valid_delay: * a_valid_len: * d_valid_len: * req_abort_after_a_valid_len: * rsp_abort_after_d_valid_len: * req_completed: * rsp_completed: * tl_intg_err_type: TlIntgErrNone max_ecc_errors: * } has 1 failures:
0.chip_tl_errors.1
Line 230, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_tl_errors/latest/run.log
UVM_ERROR @ 2419.289116 us: (cip_base_scoreboard.sv:525) [uvm_test_top.env.scoreboard] Check failed item.d_error == exp_d_error (0 [0x0] vs 1 [0x1]) On interface chip_reg_block, TL item: req: (cip_tl_seq_item@31813) { a_addr: 'h106e8 a_data: 'h65c994b0 a_mask: 'hf a_size: 'h2 a_param: 'h0 a_source: 'h22 a_opcode: 'h4 a_user: 'h18abe d_param: 'h0 d_source: 'h22 d_data: 'h0 d_size: 'h2 d_opcode: 'h1 d_error: 'h0 d_sink: 'h0 d_user: 'hd2a a_valid_delay: 'h0 d_valid_delay: 'h0 a_valid_len: 'h0 d_valid_len: 'h0 req_abort_after_a_valid_len: 'h0 rsp_abort_after_d_valid_len: 'h0 req_completed: 'h0 rsp_completed: 'h0 tl_intg_err_type: TlIntgErrNone max_ecc_errors: 'h3 }
, unmapped_err: 0, mem_access_err: 0, bus_intg_err: 0, byte_wr_err: 0, csr_size_err: 0, tl_item_err: 0, write_w_instr_type_err: 0, cfg.tl_mem_access_gated: 0 ecc_err: 0
UVM_INFO @ 2419.289116 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL @ * us: (chip_sw_rv_core_ibex_lockstep_glitch_vseq.sv:714) [chip_sw_rv_core_ibex_lockstep_glitch_vseq] Check failed alert_major_internal == exp_alert_major_internal (* [*] vs * [*]) Major alert did not match expectation. has 1 failures:
0.chip_sw_rv_core_ibex_lockstep_glitch.1
Line 414, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_rv_core_ibex_lockstep_glitch/latest/run.log
UVM_FATAL @ 2813.904500 us: (chip_sw_rv_core_ibex_lockstep_glitch_vseq.sv:714) [uvm_test_top.env.virtual_sequencer.chip_sw_rv_core_ibex_lockstep_glitch_vseq] Check failed alert_major_internal == exp_alert_major_internal (0 [0x0] vs 1 [0x1]) Major alert did not match expectation.
UVM_INFO @ 2813.904500 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR @ * us: (chip_sw_power_idle_load_vseq.sv:91) virtual_sequencer [chip_sw_power_idle_load_vseq] PWMCH* : pkt* Clock period is wrong. rcv : * exp : * has 1 failures:
0.chip_sw_power_idle_load.1
Line 412, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_power_idle_load/latest/run.log
UVM_ERROR @ 3304.126000 us: (chip_sw_power_idle_load_vseq.sv:91) uvm_test_top.env.virtual_sequencer [uvm_test_top.env.virtual_sequencer.chip_sw_power_idle_load_vseq] PWMCH3 : pkt3 Clock period is wrong. rcv : 2 exp : 32
UVM_INFO @ 3304.126000 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR @ * us: (chip_sw_power_sleep_load_vseq.sv:114) virtual_sequencer [chip_sw_power_sleep_load_vseq] PWMCH* : pkt* Clock period is wrong. rcv : * exp : * has 1 failures:
0.chip_sw_power_sleep_load.1
Line 419, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_power_sleep_load/latest/run.log
UVM_ERROR @ 3299.126000 us: (chip_sw_power_sleep_load_vseq.sv:114) uvm_test_top.env.virtual_sequencer [uvm_test_top.env.virtual_sequencer.chip_sw_power_sleep_load_vseq] PWMCH3 : pkt3 Clock period is wrong. rcv : 2 exp : 32
UVM_INFO @ 3299.126000 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR @ * us: (sw_logger_if.sv:526) [ast_clk_rst_inputs_sim_dv(sw/device/tests/sim_dv/ast_clk_rst_inputs.c:128)] CHECK-fail: Recov alert not correctly observed in alert handler has 1 failures:
0.chip_sw_ast_clk_rst_inputs.1
Line 439, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_sw_ast_clk_rst_inputs/latest/run.log
UVM_ERROR @ 19266.254833 us: (sw_logger_if.sv:526) [ast_clk_rst_inputs_sim_dv(sw/device/tests/sim_dv/ast_clk_rst_inputs.c:128)] CHECK-fail: Recov alert not correctly observed in alert handler
UVM_INFO @ 19266.254833 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_b_corrupted_sim_dv.fake_ecdsa_test_key_*.signed.*.scr.vmem could not be opened for r mode has 1 failures:
0.rom_e2e_sigverify_always_a_nothing_b_bad_test_unlocked0.1
Line 485, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_sigverify_always_a_nothing_b_bad_test_unlocked0/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_b_corrupted_sim_dv.fake_ecdsa_test_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_FATAL @ * us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_b_corrupted_sim_dv.fake_ecdsa_dev_key_*.signed.*.scr.vmem could not be opened for r mode has 1 failures:
0.rom_e2e_sigverify_always_a_nothing_b_bad_dev.1
Line 474, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.rom_e2e_sigverify_always_a_nothing_b_bad_dev/latest/run.log
UVM_FATAL @ 10.340001 us: (mem_bkdr_util.sv:563) [mem_bkdr_util[FlashBank0Data]] file empty_test_slot_b_corrupted_sim_dv.fake_ecdsa_dev_key_0.signed.64.scr.vmem could not be opened for r mode
UVM_INFO @ 10.340001 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
UVM_ERROR @ * us: (cip_base_scoreboard.sv:525) [scoreboard] Check failed item.d_error == exp_d_error (* [*] vs * [*]) On interface chip_reg_block, TL item: req: (cip_tl_seq_item@31917) { a_addr: * a_data: * a_mask: * a_size: * a_param: * a_source: * a_opcode: * a_user: * d_param: * d_source: * d_data: * d_size: * d_opcode: * d_error: * d_sink: * d_user: * a_valid_delay: * d_valid_delay: * a_valid_len: * d_valid_len: * req_abort_after_a_valid_len: * rsp_abort_after_d_valid_len: * req_completed: * rsp_completed: * tl_intg_err_type: TlIntgErrNone max_ecc_errors: * } has 1 failures:
0.chip_csr_mem_rw_with_rand_reset.1
Line 237, in log /nightly/runs/scratch/master/chip_earlgrey_asic-sim-vcs/0.chip_csr_mem_rw_with_rand_reset/latest/run.log
UVM_ERROR @ 2420.279116 us: (cip_base_scoreboard.sv:525) [uvm_test_top.env.scoreboard] Check failed item.d_error == exp_d_error (0 [0x0] vs 1 [0x1]) On interface chip_reg_block, TL item: req: (cip_tl_seq_item@31917) { a_addr: 'h104fc a_data: 'hb08d55f2 a_mask: 'hf a_size: 'h2 a_param: 'h0 a_source: 'h38 a_opcode: 'h4 a_user: 'h1a9be d_param: 'h0 d_source: 'h38 d_data: 'h0 d_size: 'h2 d_opcode: 'h1 d_error: 'h0 d_sink: 'h0 d_user: 'hd2a a_valid_delay: 'h0 d_valid_delay: 'h0 a_valid_len: 'h0 d_valid_len: 'h0 req_abort_after_a_valid_len: 'h0 rsp_abort_after_d_valid_len: 'h0 req_completed: 'h0 rsp_completed: 'h0 tl_intg_err_type: TlIntgErrNone max_ecc_errors: 'h3 }
, unmapped_err: 0, mem_access_err: 0, bus_intg_err: 0, byte_wr_err: 0, csr_size_err: 0, tl_item_err: 0, write_w_instr_type_err: 0, cfg.tl_mem_access_gated: 0 ecc_err: 0
UVM_INFO @ 2420.279116 us: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---