96c9c77| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | csrng_smoke | 6.000s | 90.299us | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | csrng_csr_hw_reset | 5.000s | 21.238us | 1 | 1 | 100.00 |
| V1 | csr_rw | csrng_csr_rw | 5.000s | 32.845us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | csrng_csr_bit_bash | 26.000s | 1.159ms | 1 | 1 | 100.00 |
| V1 | csr_aliasing | csrng_csr_aliasing | 5.000s | 39.921us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | csrng_csr_mem_rw_with_rand_reset | 5.000s | 39.638us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | csrng_csr_rw | 5.000s | 32.845us | 1 | 1 | 100.00 |
| csrng_csr_aliasing | 5.000s | 39.921us | 1 | 1 | 100.00 | ||
| V1 | TOTAL | 6 | 6 | 100.00 | |||
| V2 | interrupts | csrng_intr | 7.000s | 80.165us | 1 | 1 | 100.00 |
| V2 | alerts | csrng_alert | 7.000s | 79.478us | 1 | 1 | 100.00 |
| V2 | err | csrng_err | 5.000s | 41.893us | 1 | 1 | 100.00 |
| V2 | cmds | csrng_cmds | 2.000m | 8.447ms | 1 | 1 | 100.00 |
| V2 | life cycle | csrng_cmds | 2.000m | 8.447ms | 1 | 1 | 100.00 |
| V2 | stress_all | csrng_stress_all | 7.267m | 10.950ms | 1 | 1 | 100.00 |
| V2 | intr_test | csrng_intr_test | 4.000s | 36.698us | 1 | 1 | 100.00 |
| V2 | alert_test | csrng_alert_test | 5.000s | 91.051us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | csrng_tl_errors | 8.000s | 92.800us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | csrng_tl_errors | 8.000s | 92.800us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | csrng_csr_hw_reset | 5.000s | 21.238us | 1 | 1 | 100.00 |
| csrng_csr_rw | 5.000s | 32.845us | 1 | 1 | 100.00 | ||
| csrng_csr_aliasing | 5.000s | 39.921us | 1 | 1 | 100.00 | ||
| csrng_same_csr_outstanding | 5.000s | 31.214us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | csrng_csr_hw_reset | 5.000s | 21.238us | 1 | 1 | 100.00 |
| csrng_csr_rw | 5.000s | 32.845us | 1 | 1 | 100.00 | ||
| csrng_csr_aliasing | 5.000s | 39.921us | 1 | 1 | 100.00 | ||
| csrng_same_csr_outstanding | 5.000s | 31.214us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 9 | 9 | 100.00 | |||
| V2S | tl_intg_err | csrng_sec_cm | 6.000s | 52.141us | 1 | 1 | 100.00 |
| csrng_tl_intg_err | 7.000s | 155.066us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_config_regwen | csrng_regwen | 4.000s | 18.884us | 1 | 1 | 100.00 |
| csrng_csr_rw | 5.000s | 32.845us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_config_mubi | csrng_alert | 7.000s | 79.478us | 1 | 1 | 100.00 |
| V2S | sec_cm_intersig_mubi | csrng_stress_all | 7.267m | 10.950ms | 1 | 1 | 100.00 |
| V2S | sec_cm_main_sm_fsm_sparse | csrng_intr | 7.000s | 80.165us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 41.893us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 52.141us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_update_fsm_sparse | csrng_intr | 7.000s | 80.165us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 41.893us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 52.141us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_blk_enc_fsm_sparse | csrng_intr | 7.000s | 80.165us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 41.893us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 52.141us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_outblk_fsm_sparse | csrng_intr | 7.000s | 80.165us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 41.893us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 52.141us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_gen_cmd_ctr_redun | csrng_intr | 7.000s | 80.165us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 41.893us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 52.141us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_drbg_upd_ctr_redun | csrng_intr | 7.000s | 80.165us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 41.893us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 52.141us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_drbg_gen_ctr_redun | csrng_intr | 7.000s | 80.165us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 41.893us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 52.141us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_ctrl_mubi | csrng_alert | 7.000s | 79.478us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_sm_ctr_local_esc | csrng_intr | 7.000s | 80.165us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 41.893us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_constants_lc_gated | csrng_stress_all | 7.267m | 10.950ms | 1 | 1 | 100.00 |
| V2S | sec_cm_sw_genbits_bus_consistency | csrng_alert | 7.000s | 79.478us | 1 | 1 | 100.00 |
| V2S | sec_cm_tile_link_bus_integrity | csrng_tl_intg_err | 7.000s | 155.066us | 1 | 1 | 100.00 |
| V2S | sec_cm_aes_cipher_fsm_sparse | csrng_intr | 7.000s | 80.165us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 41.893us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 52.141us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_fsm_redun | csrng_intr | 7.000s | 80.165us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 41.893us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_ctrl_sparse | csrng_intr | 7.000s | 80.165us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 41.893us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_fsm_local_esc | csrng_intr | 7.000s | 80.165us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 41.893us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_ctr_redun | csrng_intr | 7.000s | 80.165us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 41.893us | 1 | 1 | 100.00 | ||
| csrng_sec_cm | 6.000s | 52.141us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aes_cipher_data_reg_local_esc | csrng_intr | 7.000s | 80.165us | 1 | 1 | 100.00 |
| csrng_err | 5.000s | 41.893us | 1 | 1 | 100.00 | ||
| V2S | TOTAL | 3 | 3 | 100.00 | |||
| V3 | stress_all_with_rand_reset | csrng_stress_all_with_rand_reset | 20.000s | 791.122us | 0 | 1 | 0.00 |
| V3 | TOTAL | 0 | 1 | 0.00 | |||
| TOTAL | 18 | 19 | 94.74 |
UVM_ERROR (cip_base_vseq.sv:908) [csrng_common_vseq] Check failed (!has_outstanding_access()) Waited * cycles to issue a reset with no outstanding accesses. has 1 failures:
0.csrng_stress_all_with_rand_reset.36412651799965140650875035306782904647376996458576598027793059529688632993626
Line 100, in log /nightly/runs/scratch/master/csrng-sim-xcelium/0.csrng_stress_all_with_rand_reset/latest/run.log
UVM_ERROR @ 791121588 ps: (cip_base_vseq.sv:908) [uvm_test_top.env.virtual_sequencer.csrng_common_vseq] Check failed (!has_outstanding_access()) Waited 10000 cycles to issue a reset with no outstanding accesses.
UVM_INFO @ 791121588 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---