856cba6| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | wake_up | aes_wake_up | 6.000s | 381.496us | 1 | 1 | 100.00 |
| V1 | smoke | aes_smoke | 5.000s | 89.771us | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | aes_csr_hw_reset | 5.000s | 62.034us | 1 | 1 | 100.00 |
| V1 | csr_rw | aes_csr_rw | 5.000s | 87.045us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | aes_csr_bit_bash | 9.000s | 378.027us | 1 | 1 | 100.00 |
| V1 | csr_aliasing | aes_csr_aliasing | 5.000s | 109.278us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | aes_csr_mem_rw_with_rand_reset | 4.000s | 137.523us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | aes_csr_rw | 5.000s | 87.045us | 1 | 1 | 100.00 |
| aes_csr_aliasing | 5.000s | 109.278us | 1 | 1 | 100.00 | ||
| V1 | TOTAL | 7 | 7 | 100.00 | |||
| V2 | algorithm | aes_smoke | 5.000s | 89.771us | 1 | 1 | 100.00 |
| aes_config_error | 6.000s | 124.040us | 1 | 1 | 100.00 | ||
| aes_stress | 5.000s | 66.981us | 1 | 1 | 100.00 | ||
| V2 | key_length | aes_smoke | 5.000s | 89.771us | 1 | 1 | 100.00 |
| aes_config_error | 6.000s | 124.040us | 1 | 1 | 100.00 | ||
| aes_stress | 5.000s | 66.981us | 1 | 1 | 100.00 | ||
| V2 | back2back | aes_stress | 5.000s | 66.981us | 1 | 1 | 100.00 |
| aes_b2b | 21.000s | 416.076us | 1 | 1 | 100.00 | ||
| V2 | backpressure | aes_stress | 5.000s | 66.981us | 1 | 1 | 100.00 |
| V2 | multi_message | aes_smoke | 5.000s | 89.771us | 1 | 1 | 100.00 |
| aes_config_error | 6.000s | 124.040us | 1 | 1 | 100.00 | ||
| aes_stress | 5.000s | 66.981us | 1 | 1 | 100.00 | ||
| aes_alert_reset | 6.000s | 99.446us | 1 | 1 | 100.00 | ||
| V2 | failure_test | aes_man_cfg_err | 5.000s | 105.559us | 1 | 1 | 100.00 |
| aes_config_error | 6.000s | 124.040us | 1 | 1 | 100.00 | ||
| aes_alert_reset | 6.000s | 99.446us | 1 | 1 | 100.00 | ||
| V2 | trigger_clear_test | aes_clear | 7.000s | 496.854us | 1 | 1 | 100.00 |
| V2 | nist_test_vectors | aes_nist_vectors | 9.000s | 547.760us | 1 | 1 | 100.00 |
| V2 | reset_recovery | aes_alert_reset | 6.000s | 99.446us | 1 | 1 | 100.00 |
| V2 | stress | aes_stress | 5.000s | 66.981us | 1 | 1 | 100.00 |
| V2 | sideload | aes_stress | 5.000s | 66.981us | 1 | 1 | 100.00 |
| aes_sideload | 5.000s | 70.576us | 1 | 1 | 100.00 | ||
| V2 | deinitialization | aes_deinit | 11.000s | 488.767us | 1 | 1 | 100.00 |
| V2 | stress_all | aes_stress_all | 31.000s | 12.337ms | 1 | 1 | 100.00 |
| V2 | alert_test | aes_alert_test | 5.000s | 64.021us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | aes_tl_errors | 5.000s | 160.970us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | aes_tl_errors | 5.000s | 160.970us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | aes_csr_hw_reset | 5.000s | 62.034us | 1 | 1 | 100.00 |
| aes_csr_rw | 5.000s | 87.045us | 1 | 1 | 100.00 | ||
| aes_csr_aliasing | 5.000s | 109.278us | 1 | 1 | 100.00 | ||
| aes_same_csr_outstanding | 5.000s | 122.838us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | aes_csr_hw_reset | 5.000s | 62.034us | 1 | 1 | 100.00 |
| aes_csr_rw | 5.000s | 87.045us | 1 | 1 | 100.00 | ||
| aes_csr_aliasing | 5.000s | 109.278us | 1 | 1 | 100.00 | ||
| aes_same_csr_outstanding | 5.000s | 122.838us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 13 | 13 | 100.00 | |||
| V2S | reseeding | aes_reseed | 7.000s | 111.903us | 1 | 1 | 100.00 |
| V2S | fault_inject | aes_fi | 8.000s | 532.978us | 1 | 1 | 100.00 |
| aes_control_fi | 4.000s | 56.573us | 1 | 1 | 100.00 | ||
| aes_cipher_fi | 5.000s | 88.303us | 1 | 1 | 100.00 | ||
| V2S | shadow_reg_update_error | aes_shadow_reg_errors | 5.000s | 108.735us | 1 | 1 | 100.00 |
| V2S | shadow_reg_read_clear_staged_value | aes_shadow_reg_errors | 5.000s | 108.735us | 1 | 1 | 100.00 |
| V2S | shadow_reg_storage_error | aes_shadow_reg_errors | 5.000s | 108.735us | 1 | 1 | 100.00 |
| V2S | shadowed_reset_glitch | aes_shadow_reg_errors | 5.000s | 108.735us | 1 | 1 | 100.00 |
| V2S | shadow_reg_update_error_with_csr_rw | aes_shadow_reg_errors_with_csr_rw | 5.000s | 115.385us | 1 | 1 | 100.00 |
| V2S | tl_intg_err | aes_sec_cm | 6.000s | 370.845us | 1 | 1 | 100.00 |
| aes_tl_intg_err | 5.000s | 132.537us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_bus_integrity | aes_tl_intg_err | 5.000s | 132.537us | 1 | 1 | 100.00 |
| V2S | sec_cm_lc_escalate_en_intersig_mubi | aes_alert_reset | 6.000s | 99.446us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_config_shadow | aes_shadow_reg_errors | 5.000s | 108.735us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_config_sparse | aes_smoke | 5.000s | 89.771us | 1 | 1 | 100.00 |
| aes_stress | 5.000s | 66.981us | 1 | 1 | 100.00 | ||
| aes_alert_reset | 6.000s | 99.446us | 1 | 1 | 100.00 | ||
| aes_core_fi | 5.000s | 114.620us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_aux_config_shadow | aes_shadow_reg_errors | 5.000s | 108.735us | 1 | 1 | 100.00 |
| V2S | sec_cm_aux_config_regwen | aes_readability | 5.000s | 79.066us | 1 | 1 | 100.00 |
| aes_stress | 5.000s | 66.981us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_key_sideload | aes_stress | 5.000s | 66.981us | 1 | 1 | 100.00 |
| aes_sideload | 5.000s | 70.576us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_key_sw_unreadable | aes_readability | 5.000s | 79.066us | 1 | 1 | 100.00 |
| V2S | sec_cm_data_reg_sw_unreadable | aes_readability | 5.000s | 79.066us | 1 | 1 | 100.00 |
| V2S | sec_cm_key_sec_wipe | aes_readability | 5.000s | 79.066us | 1 | 1 | 100.00 |
| V2S | sec_cm_iv_config_sec_wipe | aes_readability | 5.000s | 79.066us | 1 | 1 | 100.00 |
| V2S | sec_cm_data_reg_sec_wipe | aes_readability | 5.000s | 79.066us | 1 | 1 | 100.00 |
| V2S | sec_cm_data_reg_key_sca | aes_stress | 5.000s | 66.981us | 1 | 1 | 100.00 |
| V2S | sec_cm_key_masking | aes_stress | 5.000s | 66.981us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_fsm_sparse | aes_fi | 8.000s | 532.978us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_fsm_redun | aes_fi | 8.000s | 532.978us | 1 | 1 | 100.00 |
| aes_control_fi | 4.000s | 56.573us | 1 | 1 | 100.00 | ||
| aes_cipher_fi | 5.000s | 88.303us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 5.000s | 104.393us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_cipher_fsm_sparse | aes_fi | 8.000s | 532.978us | 1 | 1 | 100.00 |
| V2S | sec_cm_cipher_fsm_redun | aes_fi | 8.000s | 532.978us | 1 | 1 | 100.00 |
| aes_control_fi | 4.000s | 56.573us | 1 | 1 | 100.00 | ||
| aes_cipher_fi | 5.000s | 88.303us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_cipher_ctr_redun | aes_cipher_fi | 5.000s | 88.303us | 1 | 1 | 100.00 |
| V2S | sec_cm_ctr_fsm_sparse | aes_fi | 8.000s | 532.978us | 1 | 1 | 100.00 |
| V2S | sec_cm_ctr_fsm_redun | aes_fi | 8.000s | 532.978us | 1 | 1 | 100.00 |
| aes_control_fi | 4.000s | 56.573us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 5.000s | 104.393us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_ctrl_sparse | aes_fi | 8.000s | 532.978us | 1 | 1 | 100.00 |
| aes_control_fi | 4.000s | 56.573us | 1 | 1 | 100.00 | ||
| aes_cipher_fi | 5.000s | 88.303us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 5.000s | 104.393us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_main_fsm_global_esc | aes_alert_reset | 6.000s | 99.446us | 1 | 1 | 100.00 |
| V2S | sec_cm_main_fsm_local_esc | aes_fi | 8.000s | 532.978us | 1 | 1 | 100.00 |
| aes_control_fi | 4.000s | 56.573us | 1 | 1 | 100.00 | ||
| aes_cipher_fi | 5.000s | 88.303us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 5.000s | 104.393us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_cipher_fsm_local_esc | aes_fi | 8.000s | 532.978us | 1 | 1 | 100.00 |
| aes_control_fi | 4.000s | 56.573us | 1 | 1 | 100.00 | ||
| aes_cipher_fi | 5.000s | 88.303us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 5.000s | 104.393us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_ctr_fsm_local_esc | aes_fi | 8.000s | 532.978us | 1 | 1 | 100.00 |
| aes_control_fi | 4.000s | 56.573us | 1 | 1 | 100.00 | ||
| aes_ctr_fi | 5.000s | 104.393us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_data_reg_local_esc | aes_fi | 8.000s | 532.978us | 1 | 1 | 100.00 |
| aes_control_fi | 4.000s | 56.573us | 1 | 1 | 100.00 | ||
| aes_cipher_fi | 5.000s | 88.303us | 1 | 1 | 100.00 | ||
| V2S | TOTAL | 11 | 11 | 100.00 | |||
| V3 | stress_all_with_rand_reset | aes_stress_all_with_rand_reset | 12.000s | 1.098ms | 0 | 1 | 0.00 |
| V3 | TOTAL | 0 | 1 | 0.00 | |||
| TOTAL | 31 | 32 | 96.88 |
UVM_ERROR (cip_base_vseq.sv:929) [aes_common_vseq] Check failed (!has_outstanding_access()) Waited * cycles to issue a reset with no outstanding accesses. has 1 failures:
0.aes_stress_all_with_rand_reset.36727390343486197643649779716463876994015564545853210992378650640901953042166
Line 260, in log /nightly/runs/scratch/master/aes_masked-sim-xcelium/0.aes_stress_all_with_rand_reset/latest/run.log
UVM_ERROR @ 1097691328 ps: (cip_base_vseq.sv:929) [uvm_test_top.env.virtual_sequencer.aes_common_vseq] Check failed (!has_outstanding_access()) Waited 10000 cycles to issue a reset with no outstanding accesses.
UVM_INFO @ 1097691328 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---