0fa5019| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | spi_host_smoke | 1.617m | 41.974ms | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | spi_host_csr_hw_reset | 4.000s | 29.802us | 1 | 1 | 100.00 |
| V1 | csr_rw | spi_host_csr_rw | 4.000s | 22.199us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | spi_host_csr_bit_bash | 6.000s | 608.936us | 1 | 1 | 100.00 |
| V1 | csr_aliasing | spi_host_csr_aliasing | 4.000s | 27.407us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | spi_host_csr_mem_rw_with_rand_reset | 4.000s | 43.921us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | spi_host_csr_rw | 4.000s | 22.199us | 1 | 1 | 100.00 |
| spi_host_csr_aliasing | 4.000s | 27.407us | 1 | 1 | 100.00 | ||
| V1 | mem_walk | spi_host_mem_walk | 4.000s | 38.977us | 1 | 1 | 100.00 |
| V1 | mem_partial_access | spi_host_mem_partial_access | 5.000s | 25.268us | 1 | 1 | 100.00 |
| V1 | TOTAL | 8 | 8 | 100.00 | |||
| V2 | performance | spi_host_performance | 5.000s | 30.733us | 1 | 1 | 100.00 |
| V2 | error_event_intr | spi_host_overflow_underflow | 8.000s | 1.026ms | 1 | 1 | 100.00 |
| spi_host_error_cmd | 4.000s | 19.911us | 1 | 1 | 100.00 | ||
| spi_host_event | 22.000s | 606.787us | 1 | 1 | 100.00 | ||
| V2 | clock_rate | spi_host_speed | 7.000s | 321.504us | 1 | 1 | 100.00 |
| V2 | speed | spi_host_speed | 7.000s | 321.504us | 1 | 1 | 100.00 |
| V2 | chip_select_timing | spi_host_speed | 7.000s | 321.504us | 1 | 1 | 100.00 |
| V2 | sw_reset | spi_host_sw_reset | 1.000m | 2.632ms | 1 | 1 | 100.00 |
| V2 | passthrough_mode | spi_host_passthrough_mode | 4.000s | 123.489us | 1 | 1 | 100.00 |
| V2 | cpol_cpha | spi_host_speed | 7.000s | 321.504us | 1 | 1 | 100.00 |
| V2 | full_cycle | spi_host_speed | 7.000s | 321.504us | 1 | 1 | 100.00 |
| V2 | duplex | spi_host_smoke | 1.617m | 41.974ms | 1 | 1 | 100.00 |
| V2 | tx_rx_only | spi_host_smoke | 1.617m | 41.974ms | 1 | 1 | 100.00 |
| V2 | stress_all | spi_host_stress_all | 14.000s | 326.080us | 1 | 1 | 100.00 |
| V2 | spien | spi_host_spien | 6.000s | 2.094ms | 1 | 1 | 100.00 |
| V2 | stall | spi_host_status_stall | 10.000s | 653.788us | 1 | 1 | 100.00 |
| V2 | Idlecsbactive | spi_host_idlecsbactive | 5.000s | 532.412us | 1 | 1 | 100.00 |
| V2 | data_fifo_status | spi_host_overflow_underflow | 8.000s | 1.026ms | 1 | 1 | 100.00 |
| V2 | alert_test | spi_host_alert_test | 4.000s | 94.547us | 1 | 1 | 100.00 |
| V2 | intr_test | spi_host_intr_test | 4.000s | 50.888us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | spi_host_tl_errors | 6.000s | 1.463ms | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | spi_host_tl_errors | 6.000s | 1.463ms | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | spi_host_csr_hw_reset | 4.000s | 29.802us | 1 | 1 | 100.00 |
| spi_host_csr_rw | 4.000s | 22.199us | 1 | 1 | 100.00 | ||
| spi_host_csr_aliasing | 4.000s | 27.407us | 1 | 1 | 100.00 | ||
| spi_host_same_csr_outstanding | 4.000s | 39.407us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | spi_host_csr_hw_reset | 4.000s | 29.802us | 1 | 1 | 100.00 |
| spi_host_csr_rw | 4.000s | 22.199us | 1 | 1 | 100.00 | ||
| spi_host_csr_aliasing | 4.000s | 27.407us | 1 | 1 | 100.00 | ||
| spi_host_same_csr_outstanding | 4.000s | 39.407us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 15 | 15 | 100.00 | |||
| V2S | tl_intg_err | spi_host_tl_intg_err | 4.000s | 90.118us | 1 | 1 | 100.00 |
| spi_host_sec_cm | 4.000s | 154.281us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_bus_integrity | spi_host_tl_intg_err | 4.000s | 90.118us | 1 | 1 | 100.00 |
| V2S | TOTAL | 2 | 2 | 100.00 | |||
| Unmapped tests | spi_host_upper_range_clkdiv | 26.750m | 100.004ms | 0 | 1 | 0.00 | |
| TOTAL | 25 | 26 | 96.15 |
UVM_FATAL (csr_utils_pkg.sv:627) [csr_utils::csr_spinwait] timeout spi_host_reg_block.status.active (addr=*, Comparison=CompareOpEq, exp_data=*, call_count=12) has 1 failures:
0.spi_host_upper_range_clkdiv.86904153285533570418416661715068659374412902504406170724216255485389301892356
Line 146, in log /nightly/runs/scratch/master/spi_host-sim-xcelium/0.spi_host_upper_range_clkdiv/latest/run.log
UVM_FATAL @ 100003728746 ps: (csr_utils_pkg.sv:627) [csr_utils::csr_spinwait] timeout spi_host_reg_block.status.active (addr=0x8ac51b94, Comparison=CompareOpEq, exp_data=0x0, call_count=12)
UVM_INFO @ 100003728746 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---