1a62881| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | rom_ctrl_smoke | 5.130s | 591.896us | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | rom_ctrl_csr_hw_reset | 5.970s | 544.869us | 1 | 1 | 100.00 |
| V1 | csr_rw | rom_ctrl_csr_rw | 4.400s | 123.432us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | rom_ctrl_csr_bit_bash | 4.390s | 629.025us | 1 | 1 | 100.00 |
| V1 | csr_aliasing | rom_ctrl_csr_aliasing | 4.260s | 127.149us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | rom_ctrl_csr_mem_rw_with_rand_reset | 5.630s | 142.983us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | rom_ctrl_csr_rw | 4.400s | 123.432us | 1 | 1 | 100.00 |
| rom_ctrl_csr_aliasing | 4.260s | 127.149us | 1 | 1 | 100.00 | ||
| V1 | mem_walk | rom_ctrl_mem_walk | 3.990s | 206.941us | 1 | 1 | 100.00 |
| V1 | mem_partial_access | rom_ctrl_mem_partial_access | 5.330s | 172.372us | 1 | 1 | 100.00 |
| V1 | TOTAL | 8 | 8 | 100.00 | |||
| V2 | max_throughput_chk | rom_ctrl_max_throughput_chk | 5.010s | 600.105us | 1 | 1 | 100.00 |
| V2 | stress_all | rom_ctrl_stress_all | 16.160s | 2.092ms | 1 | 1 | 100.00 |
| V2 | kmac_err_chk | rom_ctrl_kmac_err_chk | 8.890s | 304.778us | 1 | 1 | 100.00 |
| V2 | alert_test | rom_ctrl_alert_test | 3.880s | 386.520us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | rom_ctrl_tl_errors | 6.310s | 386.914us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | rom_ctrl_tl_errors | 6.310s | 386.914us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | rom_ctrl_csr_hw_reset | 5.970s | 544.869us | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 4.400s | 123.432us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 4.260s | 127.149us | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 4.490s | 537.975us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | rom_ctrl_csr_hw_reset | 5.970s | 544.869us | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 4.400s | 123.432us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 4.260s | 127.149us | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 4.490s | 537.975us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 6 | 6 | 100.00 | |||
| V2S | corrupt_sig_fatal_chk | rom_ctrl_corrupt_sig_fatal_chk | 5.010s | 168.752us | 0 | 1 | 0.00 |
| V2S | passthru_mem_tl_intg_err | rom_ctrl_passthru_mem_tl_intg_err | 17.460s | 601.326us | 1 | 1 | 100.00 |
| V2S | tl_intg_err | rom_ctrl_sec_cm | 1.499m | 1.093ms | 1 | 1 | 100.00 |
| rom_ctrl_tl_intg_err | 21.690s | 384.730us | 1 | 1 | 100.00 | ||
| V2S | prim_fsm_check | rom_ctrl_sec_cm | 1.499m | 1.093ms | 1 | 1 | 100.00 |
| V2S | prim_count_check | rom_ctrl_sec_cm | 1.499m | 1.093ms | 1 | 1 | 100.00 |
| V2S | sec_cm_checker_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 5.010s | 168.752us | 0 | 1 | 0.00 |
| V2S | sec_cm_checker_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 5.010s | 168.752us | 0 | 1 | 0.00 |
| V2S | sec_cm_checker_fsm_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 5.010s | 168.752us | 0 | 1 | 0.00 |
| V2S | sec_cm_compare_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 5.010s | 168.752us | 0 | 1 | 0.00 |
| V2S | sec_cm_compare_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 5.010s | 168.752us | 0 | 1 | 0.00 |
| V2S | sec_cm_compare_ctr_redun | rom_ctrl_sec_cm | 1.499m | 1.093ms | 1 | 1 | 100.00 |
| V2S | sec_cm_fsm_sparse | rom_ctrl_sec_cm | 1.499m | 1.093ms | 1 | 1 | 100.00 |
| V2S | sec_cm_mem_scramble | rom_ctrl_smoke | 5.130s | 591.896us | 1 | 1 | 100.00 |
| V2S | sec_cm_mem_digest | rom_ctrl_smoke | 5.130s | 591.896us | 1 | 1 | 100.00 |
| V2S | sec_cm_intersig_mubi | rom_ctrl_smoke | 5.130s | 591.896us | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_integrity | rom_ctrl_tl_intg_err | 21.690s | 384.730us | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 5.010s | 168.752us | 0 | 1 | 0.00 |
| rom_ctrl_kmac_err_chk | 8.890s | 304.778us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_mux_mubi | rom_ctrl_corrupt_sig_fatal_chk | 5.010s | 168.752us | 0 | 1 | 0.00 |
| V2S | sec_cm_mux_consistency | rom_ctrl_corrupt_sig_fatal_chk | 5.010s | 168.752us | 0 | 1 | 0.00 |
| V2S | sec_cm_ctrl_redun | rom_ctrl_corrupt_sig_fatal_chk | 5.010s | 168.752us | 0 | 1 | 0.00 |
| V2S | sec_cm_ctrl_mem_integrity | rom_ctrl_passthru_mem_tl_intg_err | 17.460s | 601.326us | 1 | 1 | 100.00 |
| V2S | sec_cm_tlul_fifo_ctr_redun | rom_ctrl_sec_cm | 1.499m | 1.093ms | 1 | 1 | 100.00 |
| V2S | TOTAL | 3 | 4 | 75.00 | |||
| V3 | stress_all_with_rand_reset | rom_ctrl_stress_all_with_rand_reset | 41.250s | 6.260ms | 1 | 1 | 100.00 |
| V3 | TOTAL | 1 | 1 | 100.00 | |||
| TOTAL | 18 | 19 | 94.74 |
UVM_ERROR (rom_ctrl_corrupt_sig_fatal_chk_vseq.sv:149) [rom_ctrl_corrupt_sig_fatal_chk_vseq] Check failed (cfg.rom_ctrl_vif.pwrmgr_data.done != MuBi4True) has 1 failures:
0.rom_ctrl_corrupt_sig_fatal_chk.1353734525361693206757931516443683316326002445081775430474802805670707803836
Line 75, in log /nightly/runs/scratch/master/rom_ctrl_32kB-sim-vcs/0.rom_ctrl_corrupt_sig_fatal_chk/latest/run.log
UVM_ERROR @ 168751968 ps: (rom_ctrl_corrupt_sig_fatal_chk_vseq.sv:149) [uvm_test_top.env.virtual_sequencer.rom_ctrl_corrupt_sig_fatal_chk_vseq] Check failed (cfg.rom_ctrl_vif.pwrmgr_data.done != MuBi4True)
UVM_INFO @ 168751968 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---