1a62881| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | spi_host_smoke | 19.000s | 2.745ms | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | spi_host_csr_hw_reset | 4.000s | 27.780us | 1 | 1 | 100.00 |
| V1 | csr_rw | spi_host_csr_rw | 4.000s | 39.381us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | spi_host_csr_bit_bash | 5.000s | 492.149us | 1 | 1 | 100.00 |
| V1 | csr_aliasing | spi_host_csr_aliasing | 4.000s | 18.231us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | spi_host_csr_mem_rw_with_rand_reset | 3.000s | 54.865us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | spi_host_csr_rw | 4.000s | 39.381us | 1 | 1 | 100.00 |
| spi_host_csr_aliasing | 4.000s | 18.231us | 1 | 1 | 100.00 | ||
| V1 | mem_walk | spi_host_mem_walk | 4.000s | 23.624us | 1 | 1 | 100.00 |
| V1 | mem_partial_access | spi_host_mem_partial_access | 4.000s | 74.133us | 1 | 1 | 100.00 |
| V1 | TOTAL | 8 | 8 | 100.00 | |||
| V2 | performance | spi_host_performance | 4.000s | 69.654us | 1 | 1 | 100.00 |
| V2 | error_event_intr | spi_host_overflow_underflow | 5.000s | 101.881us | 1 | 1 | 100.00 |
| spi_host_error_cmd | 4.000s | 35.475us | 1 | 1 | 100.00 | ||
| spi_host_event | 18.000s | 491.202us | 1 | 1 | 100.00 | ||
| V2 | clock_rate | spi_host_speed | 4.000s | 138.346us | 1 | 1 | 100.00 |
| V2 | speed | spi_host_speed | 4.000s | 138.346us | 1 | 1 | 100.00 |
| V2 | chip_select_timing | spi_host_speed | 4.000s | 138.346us | 1 | 1 | 100.00 |
| V2 | sw_reset | spi_host_sw_reset | 5.000s | 68.202us | 1 | 1 | 100.00 |
| V2 | passthrough_mode | spi_host_passthrough_mode | 4.000s | 119.914us | 1 | 1 | 100.00 |
| V2 | cpol_cpha | spi_host_speed | 4.000s | 138.346us | 1 | 1 | 100.00 |
| V2 | full_cycle | spi_host_speed | 4.000s | 138.346us | 1 | 1 | 100.00 |
| V2 | duplex | spi_host_smoke | 19.000s | 2.745ms | 1 | 1 | 100.00 |
| V2 | tx_rx_only | spi_host_smoke | 19.000s | 2.745ms | 1 | 1 | 100.00 |
| V2 | stress_all | spi_host_stress_all | 17.000s | 1.192ms | 1 | 1 | 100.00 |
| V2 | spien | spi_host_spien | 7.000s | 1.532ms | 1 | 1 | 100.00 |
| V2 | stall | spi_host_status_stall | 1.817m | 8.560ms | 1 | 1 | 100.00 |
| V2 | Idlecsbactive | spi_host_idlecsbactive | 5.000s | 103.888us | 1 | 1 | 100.00 |
| V2 | data_fifo_status | spi_host_overflow_underflow | 5.000s | 101.881us | 1 | 1 | 100.00 |
| V2 | alert_test | spi_host_alert_test | 4.000s | 56.314us | 1 | 1 | 100.00 |
| V2 | intr_test | spi_host_intr_test | 4.000s | 41.721us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | spi_host_tl_errors | 4.000s | 192.032us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | spi_host_tl_errors | 4.000s | 192.032us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | spi_host_csr_hw_reset | 4.000s | 27.780us | 1 | 1 | 100.00 |
| spi_host_csr_rw | 4.000s | 39.381us | 1 | 1 | 100.00 | ||
| spi_host_csr_aliasing | 4.000s | 18.231us | 1 | 1 | 100.00 | ||
| spi_host_same_csr_outstanding | 4.000s | 97.801us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | spi_host_csr_hw_reset | 4.000s | 27.780us | 1 | 1 | 100.00 |
| spi_host_csr_rw | 4.000s | 39.381us | 1 | 1 | 100.00 | ||
| spi_host_csr_aliasing | 4.000s | 18.231us | 1 | 1 | 100.00 | ||
| spi_host_same_csr_outstanding | 4.000s | 97.801us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 15 | 15 | 100.00 | |||
| V2S | tl_intg_err | spi_host_tl_intg_err | 4.000s | 187.883us | 1 | 1 | 100.00 |
| spi_host_sec_cm | 3.000s | 71.501us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_bus_integrity | spi_host_tl_intg_err | 4.000s | 187.883us | 1 | 1 | 100.00 |
| V2S | TOTAL | 2 | 2 | 100.00 | |||
| Unmapped tests | spi_host_upper_range_clkdiv | 9.233m | 200.000ms | 0 | 1 | 0.00 | |
| TOTAL | 25 | 26 | 96.15 |
UVM_FATAL (uvm_phase.svh:1521) [PH_TIMEOUT] Explicit timeout of * ps hit, indicating a probable testbench issue has 1 failures:
0.spi_host_upper_range_clkdiv.110696826627902403213737116415426002495116103682059673329804837425122318912296
Line 145, in log /nightly/runs/scratch/master/spi_host-sim-xcelium/0.spi_host_upper_range_clkdiv/latest/run.log
UVM_FATAL @ 200000000000 ps: (uvm_phase.svh:1521) [PH_TIMEOUT] Explicit timeout of 200000000000 ps hit, indicating a probable testbench issue
UVM_INFO @ 200000000000 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---