AES/UNMASKED Simulation Results

Wednesday May 07 2025 18:36:24 UTC

GitHub Revision: 3add6b6

Branch: master

Testplan

Simulator: XCELIUM

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 wake_up aes_wake_up 5.000s 81.318us 1 1 100.00
V1 smoke aes_smoke 4.000s 94.614us 1 1 100.00
V1 csr_hw_reset aes_csr_hw_reset 5.000s 85.522us 1 1 100.00
V1 csr_rw aes_csr_rw 4.000s 51.550us 1 1 100.00
V1 csr_bit_bash aes_csr_bit_bash 6.000s 385.099us 1 1 100.00
V1 csr_aliasing aes_csr_aliasing 5.000s 182.994us 1 1 100.00
V1 csr_mem_rw_with_rand_reset aes_csr_mem_rw_with_rand_reset 4.000s 82.548us 1 1 100.00
V1 regwen_csr_and_corresponding_lockable_csr aes_csr_rw 4.000s 51.550us 1 1 100.00
aes_csr_aliasing 5.000s 182.994us 1 1 100.00
V1 TOTAL 7 7 100.00
V2 algorithm aes_smoke 4.000s 94.614us 1 1 100.00
aes_config_error 5.000s 102.400us 1 1 100.00
aes_stress 5.000s 284.287us 1 1 100.00
V2 key_length aes_smoke 4.000s 94.614us 1 1 100.00
aes_config_error 5.000s 102.400us 1 1 100.00
aes_stress 5.000s 284.287us 1 1 100.00
V2 back2back aes_stress 5.000s 284.287us 1 1 100.00
aes_b2b 7.000s 179.215us 1 1 100.00
V2 backpressure aes_stress 5.000s 284.287us 1 1 100.00
V2 multi_message aes_smoke 4.000s 94.614us 1 1 100.00
aes_config_error 5.000s 102.400us 1 1 100.00
aes_stress 5.000s 284.287us 1 1 100.00
aes_alert_reset 5.000s 80.460us 1 1 100.00
V2 failure_test aes_man_cfg_err 4.000s 91.833us 1 1 100.00
aes_config_error 5.000s 102.400us 1 1 100.00
aes_alert_reset 5.000s 80.460us 1 1 100.00
V2 trigger_clear_test aes_clear 4.000s 123.396us 1 1 100.00
V2 nist_test_vectors aes_nist_vectors 6.000s 114.218us 1 1 100.00
V2 reset_recovery aes_alert_reset 5.000s 80.460us 1 1 100.00
V2 stress aes_stress 5.000s 284.287us 1 1 100.00
V2 sideload aes_stress 5.000s 284.287us 1 1 100.00
aes_sideload 6.000s 75.963us 1 1 100.00
V2 deinitialization aes_deinit 4.000s 112.744us 1 1 100.00
V2 stress_all aes_stress_all 6.000s 355.845us 1 1 100.00
V2 alert_test aes_alert_test 4.000s 124.574us 1 1 100.00
V2 tl_d_oob_addr_access aes_tl_errors 5.000s 88.673us 1 1 100.00
V2 tl_d_illegal_access aes_tl_errors 5.000s 88.673us 1 1 100.00
V2 tl_d_outstanding_access aes_csr_hw_reset 5.000s 85.522us 1 1 100.00
aes_csr_rw 4.000s 51.550us 1 1 100.00
aes_csr_aliasing 5.000s 182.994us 1 1 100.00
aes_same_csr_outstanding 4.000s 72.896us 1 1 100.00
V2 tl_d_partial_access aes_csr_hw_reset 5.000s 85.522us 1 1 100.00
aes_csr_rw 4.000s 51.550us 1 1 100.00
aes_csr_aliasing 5.000s 182.994us 1 1 100.00
aes_same_csr_outstanding 4.000s 72.896us 1 1 100.00
V2 TOTAL 13 13 100.00
V2S reseeding aes_reseed 5.000s 215.327us 1 1 100.00
V2S fault_inject aes_fi 4.000s 86.411us 1 1 100.00
aes_control_fi 5.000s 94.485us 1 1 100.00
aes_cipher_fi 5.000s 55.757us 1 1 100.00
V2S shadow_reg_update_error aes_shadow_reg_errors 5.000s 163.883us 1 1 100.00
V2S shadow_reg_read_clear_staged_value aes_shadow_reg_errors 5.000s 163.883us 1 1 100.00
V2S shadow_reg_storage_error aes_shadow_reg_errors 5.000s 163.883us 1 1 100.00
V2S shadowed_reset_glitch aes_shadow_reg_errors 5.000s 163.883us 1 1 100.00
V2S shadow_reg_update_error_with_csr_rw aes_shadow_reg_errors_with_csr_rw 6.000s 147.306us 1 1 100.00
V2S tl_intg_err aes_sec_cm 6.000s 1.850ms 1 1 100.00
aes_tl_intg_err 5.000s 330.003us 1 1 100.00
V2S sec_cm_bus_integrity aes_tl_intg_err 5.000s 330.003us 1 1 100.00
V2S sec_cm_lc_escalate_en_intersig_mubi aes_alert_reset 5.000s 80.460us 1 1 100.00
V2S sec_cm_main_config_shadow aes_shadow_reg_errors 5.000s 163.883us 1 1 100.00
V2S sec_cm_main_config_sparse aes_smoke 4.000s 94.614us 1 1 100.00
aes_stress 5.000s 284.287us 1 1 100.00
aes_alert_reset 5.000s 80.460us 1 1 100.00
aes_core_fi 5.000s 173.832us 1 1 100.00
V2S sec_cm_aux_config_shadow aes_shadow_reg_errors 5.000s 163.883us 1 1 100.00
V2S sec_cm_aux_config_regwen aes_readability 5.000s 87.378us 1 1 100.00
aes_stress 5.000s 284.287us 1 1 100.00
V2S sec_cm_key_sideload aes_stress 5.000s 284.287us 1 1 100.00
aes_sideload 6.000s 75.963us 1 1 100.00
V2S sec_cm_key_sw_unreadable aes_readability 5.000s 87.378us 1 1 100.00
V2S sec_cm_data_reg_sw_unreadable aes_readability 5.000s 87.378us 1 1 100.00
V2S sec_cm_key_sec_wipe aes_readability 5.000s 87.378us 1 1 100.00
V2S sec_cm_iv_config_sec_wipe aes_readability 5.000s 87.378us 1 1 100.00
V2S sec_cm_data_reg_sec_wipe aes_readability 5.000s 87.378us 1 1 100.00
V2S sec_cm_data_reg_key_sca aes_stress 5.000s 284.287us 1 1 100.00
V2S sec_cm_key_masking aes_stress 5.000s 284.287us 1 1 100.00
V2S sec_cm_main_fsm_sparse aes_fi 4.000s 86.411us 1 1 100.00
V2S sec_cm_main_fsm_redun aes_fi 4.000s 86.411us 1 1 100.00
aes_control_fi 5.000s 94.485us 1 1 100.00
aes_cipher_fi 5.000s 55.757us 1 1 100.00
aes_ctr_fi 5.000s 109.613us 1 1 100.00
V2S sec_cm_cipher_fsm_sparse aes_fi 4.000s 86.411us 1 1 100.00
V2S sec_cm_cipher_fsm_redun aes_fi 4.000s 86.411us 1 1 100.00
aes_control_fi 5.000s 94.485us 1 1 100.00
aes_cipher_fi 5.000s 55.757us 1 1 100.00
V2S sec_cm_cipher_ctr_redun aes_cipher_fi 5.000s 55.757us 1 1 100.00
V2S sec_cm_ctr_fsm_sparse aes_fi 4.000s 86.411us 1 1 100.00
V2S sec_cm_ctr_fsm_redun aes_fi 4.000s 86.411us 1 1 100.00
aes_control_fi 5.000s 94.485us 1 1 100.00
aes_ctr_fi 5.000s 109.613us 1 1 100.00
V2S sec_cm_ctrl_sparse aes_fi 4.000s 86.411us 1 1 100.00
aes_control_fi 5.000s 94.485us 1 1 100.00
aes_cipher_fi 5.000s 55.757us 1 1 100.00
aes_ctr_fi 5.000s 109.613us 1 1 100.00
V2S sec_cm_main_fsm_global_esc aes_alert_reset 5.000s 80.460us 1 1 100.00
V2S sec_cm_main_fsm_local_esc aes_fi 4.000s 86.411us 1 1 100.00
aes_control_fi 5.000s 94.485us 1 1 100.00
aes_cipher_fi 5.000s 55.757us 1 1 100.00
aes_ctr_fi 5.000s 109.613us 1 1 100.00
V2S sec_cm_cipher_fsm_local_esc aes_fi 4.000s 86.411us 1 1 100.00
aes_control_fi 5.000s 94.485us 1 1 100.00
aes_cipher_fi 5.000s 55.757us 1 1 100.00
aes_ctr_fi 5.000s 109.613us 1 1 100.00
V2S sec_cm_ctr_fsm_local_esc aes_fi 4.000s 86.411us 1 1 100.00
aes_control_fi 5.000s 94.485us 1 1 100.00
aes_ctr_fi 5.000s 109.613us 1 1 100.00
V2S sec_cm_data_reg_local_esc aes_fi 4.000s 86.411us 1 1 100.00
aes_control_fi 5.000s 94.485us 1 1 100.00
aes_cipher_fi 5.000s 55.757us 1 1 100.00
V2S TOTAL 11 11 100.00
V3 stress_all_with_rand_reset aes_stress_all_with_rand_reset 15.000s 5.282ms 0 1 0.00
V3 TOTAL 0 1 0.00
TOTAL 31 32 96.88

Failure Buckets