ENTROPY_SRC Simulation Results

Tuesday June 03 2025 20:24:31 UTC

GitHub Revision: 891c607

Branch: master

Testplan

Simulator: XCELIUM

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 smoke entropy_src_smoke 5.000s 71.285us 1 1 100.00
V1 csr_hw_reset entropy_src_csr_hw_reset 4.000s 348.453us 1 1 100.00
V1 csr_rw entropy_src_csr_rw 4.000s 81.972us 1 1 100.00
V1 csr_bit_bash entropy_src_csr_bit_bash 10.000s 1.557ms 1 1 100.00
V1 csr_aliasing entropy_src_csr_aliasing 8.000s 215.966us 1 1 100.00
V1 csr_mem_rw_with_rand_reset entropy_src_csr_mem_rw_with_rand_reset 5.000s 56.784us 1 1 100.00
V1 regwen_csr_and_corresponding_lockable_csr entropy_src_csr_rw 4.000s 81.972us 1 1 100.00
entropy_src_csr_aliasing 8.000s 215.966us 1 1 100.00
V1 TOTAL 6 6 100.00
V2 firmware entropy_src_smoke 5.000s 71.285us 1 1 100.00
entropy_src_rng 5.000s 21.471us 0 1 0.00
entropy_src_fw_ov 19.000s 10.166ms 1 1 100.00
V2 firmware_mode entropy_src_fw_ov 19.000s 10.166ms 1 1 100.00
V2 rng_mode entropy_src_rng 5.000s 21.471us 0 1 0.00
V2 rng_max_rate entropy_src_rng_max_rate 5.000s 162.618us 0 1 0.00
V2 health_checks entropy_src_rng 5.000s 21.471us 0 1 0.00
V2 conditioning entropy_src_rng 5.000s 21.471us 0 1 0.00
V2 interrupts entropy_src_rng 5.000s 21.471us 0 1 0.00
entropy_src_intr 9.000s 551.931us 1 1 100.00
V2 alerts entropy_src_rng 5.000s 21.471us 0 1 0.00
entropy_src_functional_alerts 6.000s 83.386us 1 1 100.00
V2 stress_all entropy_src_stress_all 1.867m 10.428ms 1 1 100.00
V2 functional_errors entropy_src_functional_errors 5.000s 387.796us 1 1 100.00
V2 firmware_ov_read_contiguous_data entropy_src_fw_ov_contiguous 5.000s 23.090us 1 1 100.00
V2 intr_test entropy_src_intr_test 5.000s 22.479us 1 1 100.00
V2 alert_test entropy_src_alert_test 5.000s 40.677us 1 1 100.00
V2 tl_d_oob_addr_access entropy_src_tl_errors 7.000s 381.788us 1 1 100.00
V2 tl_d_illegal_access entropy_src_tl_errors 7.000s 381.788us 1 1 100.00
V2 tl_d_outstanding_access entropy_src_csr_hw_reset 4.000s 348.453us 1 1 100.00
entropy_src_csr_rw 4.000s 81.972us 1 1 100.00
entropy_src_csr_aliasing 8.000s 215.966us 1 1 100.00
entropy_src_same_csr_outstanding 4.000s 91.572us 1 1 100.00
V2 tl_d_partial_access entropy_src_csr_hw_reset 4.000s 348.453us 1 1 100.00
entropy_src_csr_rw 4.000s 81.972us 1 1 100.00
entropy_src_csr_aliasing 8.000s 215.966us 1 1 100.00
entropy_src_same_csr_outstanding 4.000s 91.572us 1 1 100.00
V2 TOTAL 10 12 83.33
V2S tl_intg_err entropy_src_sec_cm 5.000s 129.604us 1 1 100.00
entropy_src_tl_intg_err 7.000s 227.987us 1 1 100.00
V2S sec_cm_config_regwen entropy_src_rng 5.000s 21.471us 0 1 0.00
entropy_src_cfg_regwen 4.000s 22.212us 1 1 100.00
V2S sec_cm_config_mubi entropy_src_rng 5.000s 21.471us 0 1 0.00
V2S sec_cm_config_redun entropy_src_rng 5.000s 21.471us 0 1 0.00
V2S sec_cm_intersig_mubi entropy_src_rng 5.000s 21.471us 0 1 0.00
entropy_src_fw_ov 19.000s 10.166ms 1 1 100.00
V2S sec_cm_main_sm_fsm_sparse entropy_src_functional_errors 5.000s 387.796us 1 1 100.00
entropy_src_sec_cm 5.000s 129.604us 1 1 100.00
V2S sec_cm_ack_sm_fsm_sparse entropy_src_functional_errors 5.000s 387.796us 1 1 100.00
entropy_src_sec_cm 5.000s 129.604us 1 1 100.00
V2S sec_cm_rng_bkgn_chk entropy_src_rng 5.000s 21.471us 0 1 0.00
V2S sec_cm_fifo_ctr_redun entropy_src_functional_errors 5.000s 387.796us 1 1 100.00
entropy_src_sec_cm 5.000s 129.604us 1 1 100.00
V2S sec_cm_ctr_redun entropy_src_functional_errors 5.000s 387.796us 1 1 100.00
entropy_src_sec_cm 5.000s 129.604us 1 1 100.00
V2S sec_cm_ctr_local_esc entropy_src_functional_errors 5.000s 387.796us 1 1 100.00
V2S sec_cm_esfinal_rdata_bus_consistency entropy_src_functional_alerts 6.000s 83.386us 1 1 100.00
V2S sec_cm_tile_link_bus_integrity entropy_src_tl_intg_err 7.000s 227.987us 1 1 100.00
V2S TOTAL 3 3 100.00
V3 external_health_tests entropy_src_rng_with_xht_rsps 4.000s 9.772us 0 1 0.00
V3 TOTAL 0 1 0.00
TOTAL 19 22 86.36

Failure Buckets