952e1dd| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | rom_ctrl_smoke | 5.040s | 137.748us | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | rom_ctrl_csr_hw_reset | 6.920s | 142.526us | 1 | 1 | 100.00 |
| V1 | csr_rw | rom_ctrl_csr_rw | 4.420s | 557.034us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | rom_ctrl_csr_bit_bash | 4.500s | 552.855us | 1 | 1 | 100.00 |
| V1 | csr_aliasing | rom_ctrl_csr_aliasing | 3.850s | 370.843us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | rom_ctrl_csr_mem_rw_with_rand_reset | 4.940s | 529.599us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | rom_ctrl_csr_rw | 4.420s | 557.034us | 1 | 1 | 100.00 |
| rom_ctrl_csr_aliasing | 3.850s | 370.843us | 1 | 1 | 100.00 | ||
| V1 | mem_walk | rom_ctrl_mem_walk | 3.810s | 434.076us | 1 | 1 | 100.00 |
| V1 | mem_partial_access | rom_ctrl_mem_partial_access | 4.710s | 293.906us | 1 | 1 | 100.00 |
| V1 | TOTAL | 8 | 8 | 100.00 | |||
| V2 | max_throughput_chk | rom_ctrl_max_throughput_chk | 9.910s | 566.887us | 1 | 1 | 100.00 |
| V2 | stress_all | rom_ctrl_stress_all | 13.620s | 472.495us | 1 | 1 | 100.00 |
| V2 | kmac_err_chk | rom_ctrl_kmac_err_chk | 7.980s | 577.568us | 1 | 1 | 100.00 |
| V2 | alert_test | rom_ctrl_alert_test | 4.300s | 126.198us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | rom_ctrl_tl_errors | 7.530s | 436.227us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | rom_ctrl_tl_errors | 7.530s | 436.227us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | rom_ctrl_csr_hw_reset | 6.920s | 142.526us | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 4.420s | 557.034us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 3.850s | 370.843us | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 4.800s | 555.182us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | rom_ctrl_csr_hw_reset | 6.920s | 142.526us | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 4.420s | 557.034us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 3.850s | 370.843us | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 4.800s | 555.182us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 6 | 6 | 100.00 | |||
| V2S | corrupt_sig_fatal_chk | rom_ctrl_corrupt_sig_fatal_chk | 27.610s | 3.074ms | 0 | 1 | 0.00 |
| V2S | passthru_mem_tl_intg_err | rom_ctrl_passthru_mem_tl_intg_err | 12.870s | 1.496ms | 1 | 1 | 100.00 |
| V2S | tl_intg_err | rom_ctrl_sec_cm | 3.229m | 1.075ms | 1 | 1 | 100.00 |
| rom_ctrl_tl_intg_err | 38.680s | 1.001ms | 1 | 1 | 100.00 | ||
| V2S | prim_fsm_check | rom_ctrl_sec_cm | 3.229m | 1.075ms | 1 | 1 | 100.00 |
| V2S | prim_count_check | rom_ctrl_sec_cm | 3.229m | 1.075ms | 1 | 1 | 100.00 |
| V2S | sec_cm_checker_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 27.610s | 3.074ms | 0 | 1 | 0.00 |
| V2S | sec_cm_checker_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 27.610s | 3.074ms | 0 | 1 | 0.00 |
| V2S | sec_cm_checker_fsm_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 27.610s | 3.074ms | 0 | 1 | 0.00 |
| V2S | sec_cm_compare_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 27.610s | 3.074ms | 0 | 1 | 0.00 |
| V2S | sec_cm_compare_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 27.610s | 3.074ms | 0 | 1 | 0.00 |
| V2S | sec_cm_compare_ctr_redun | rom_ctrl_sec_cm | 3.229m | 1.075ms | 1 | 1 | 100.00 |
| V2S | sec_cm_fsm_sparse | rom_ctrl_sec_cm | 3.229m | 1.075ms | 1 | 1 | 100.00 |
| V2S | sec_cm_mem_scramble | rom_ctrl_smoke | 5.040s | 137.748us | 1 | 1 | 100.00 |
| V2S | sec_cm_mem_digest | rom_ctrl_smoke | 5.040s | 137.748us | 1 | 1 | 100.00 |
| V2S | sec_cm_intersig_mubi | rom_ctrl_smoke | 5.040s | 137.748us | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_integrity | rom_ctrl_tl_intg_err | 38.680s | 1.001ms | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 27.610s | 3.074ms | 0 | 1 | 0.00 |
| rom_ctrl_kmac_err_chk | 7.980s | 577.568us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_mux_mubi | rom_ctrl_corrupt_sig_fatal_chk | 27.610s | 3.074ms | 0 | 1 | 0.00 |
| V2S | sec_cm_mux_consistency | rom_ctrl_corrupt_sig_fatal_chk | 27.610s | 3.074ms | 0 | 1 | 0.00 |
| V2S | sec_cm_ctrl_redun | rom_ctrl_corrupt_sig_fatal_chk | 27.610s | 3.074ms | 0 | 1 | 0.00 |
| V2S | sec_cm_ctrl_mem_integrity | rom_ctrl_passthru_mem_tl_intg_err | 12.870s | 1.496ms | 1 | 1 | 100.00 |
| V2S | sec_cm_tlul_fifo_ctr_redun | rom_ctrl_sec_cm | 3.229m | 1.075ms | 1 | 1 | 100.00 |
| V2S | TOTAL | 3 | 4 | 75.00 | |||
| V3 | stress_all_with_rand_reset | rom_ctrl_stress_all_with_rand_reset | 2.159m | 9.096ms | 1 | 1 | 100.00 |
| V3 | TOTAL | 1 | 1 | 100.00 | |||
| TOTAL | 18 | 19 | 94.74 |
UVM_ERROR (rom_ctrl_corrupt_sig_fatal_chk_vseq.sv:149) [rom_ctrl_corrupt_sig_fatal_chk_vseq] Check failed (cfg.rom_ctrl_vif.pwrmgr_data.done != MuBi4True) has 1 failures:
0.rom_ctrl_corrupt_sig_fatal_chk.86178604204881453722173807461713747587801812209654129803336148278372971296391
Line 98, in log /nightly/runs/scratch/master/rom_ctrl_32kB-sim-vcs/0.rom_ctrl_corrupt_sig_fatal_chk/latest/run.log
UVM_ERROR @ 3073707023 ps: (rom_ctrl_corrupt_sig_fatal_chk_vseq.sv:149) [uvm_test_top.env.virtual_sequencer.rom_ctrl_corrupt_sig_fatal_chk_vseq] Check failed (cfg.rom_ctrl_vif.pwrmgr_data.done != MuBi4True)
UVM_INFO @ 3073707023 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---