ENTROPY_SRC/RNG_4BITS Simulation Results

Monday September 08 2025 17:16:17 UTC

GitHub Revision: 83a1436

Branch: master

Testplan

Simulator: XCELIUM

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 smoke entropy_src_smoke 3.000s 53.111us 1 1 100.00
V1 csr_hw_reset entropy_src_csr_hw_reset 3.000s 57.942us 1 1 100.00
V1 csr_rw entropy_src_csr_rw 3.000s 33.336us 1 1 100.00
V1 csr_bit_bash entropy_src_csr_bit_bash 7.000s 154.550us 1 1 100.00
V1 csr_aliasing entropy_src_csr_aliasing 7.000s 751.072us 1 1 100.00
V1 csr_mem_rw_with_rand_reset entropy_src_csr_mem_rw_with_rand_reset 3.000s 38.886us 1 1 100.00
V1 regwen_csr_and_corresponding_lockable_csr entropy_src_csr_rw 3.000s 33.336us 1 1 100.00
entropy_src_csr_aliasing 7.000s 751.072us 1 1 100.00
V1 TOTAL 6 6 100.00
V2 firmware entropy_src_smoke 3.000s 53.111us 1 1 100.00
entropy_src_rng 18.000s 18.219ms 1 1 100.00
entropy_src_fw_ov 1.417m 20.228ms 1 1 100.00
V2 firmware_mode entropy_src_fw_ov 1.417m 20.228ms 1 1 100.00
V2 rng_mode entropy_src_rng 18.000s 18.219ms 1 1 100.00
V2 rng_max_rate entropy_src_rng_max_rate 7.883m 15.065ms 1 1 100.00
V2 health_checks entropy_src_rng 18.000s 18.219ms 1 1 100.00
V2 conditioning entropy_src_rng 18.000s 18.219ms 1 1 100.00
V2 interrupts entropy_src_rng 18.000s 18.219ms 1 1 100.00
entropy_src_intr 4.000s 57.955us 1 1 100.00
V2 alerts entropy_src_rng 18.000s 18.219ms 1 1 100.00
entropy_src_functional_alerts 6.000s 189.678us 1 1 100.00
V2 stress_all entropy_src_stress_all 40.000s 13.185ms 1 1 100.00
V2 functional_errors entropy_src_functional_errors 3.000s 51.048us 1 1 100.00
V2 firmware_ov_read_contiguous_data entropy_src_fw_ov_contiguous 17.000s 1.299ms 1 1 100.00
V2 intr_test entropy_src_intr_test 2.000s 48.578us 1 1 100.00
V2 alert_test entropy_src_alert_test 3.000s 77.675us 1 1 100.00
V2 tl_d_oob_addr_access entropy_src_tl_errors 3.000s 111.083us 1 1 100.00
V2 tl_d_illegal_access entropy_src_tl_errors 3.000s 111.083us 1 1 100.00
V2 tl_d_outstanding_access entropy_src_csr_hw_reset 3.000s 57.942us 1 1 100.00
entropy_src_csr_rw 3.000s 33.336us 1 1 100.00
entropy_src_csr_aliasing 7.000s 751.072us 1 1 100.00
entropy_src_same_csr_outstanding 3.000s 1.364ms 1 1 100.00
V2 tl_d_partial_access entropy_src_csr_hw_reset 3.000s 57.942us 1 1 100.00
entropy_src_csr_rw 3.000s 33.336us 1 1 100.00
entropy_src_csr_aliasing 7.000s 751.072us 1 1 100.00
entropy_src_same_csr_outstanding 3.000s 1.364ms 1 1 100.00
V2 TOTAL 12 12 100.00
V2S tl_intg_err entropy_src_sec_cm 4.000s 208.674us 1 1 100.00
entropy_src_tl_intg_err 4.000s 72.998us 1 1 100.00
V2S sec_cm_config_regwen entropy_src_rng 18.000s 18.219ms 1 1 100.00
entropy_src_cfg_regwen 3.000s 127.119us 1 1 100.00
V2S sec_cm_config_mubi entropy_src_rng 18.000s 18.219ms 1 1 100.00
V2S sec_cm_config_redun entropy_src_rng 18.000s 18.219ms 1 1 100.00
V2S sec_cm_intersig_mubi entropy_src_rng 18.000s 18.219ms 1 1 100.00
entropy_src_fw_ov 1.417m 20.228ms 1 1 100.00
V2S sec_cm_main_sm_fsm_sparse entropy_src_functional_errors 3.000s 51.048us 1 1 100.00
entropy_src_sec_cm 4.000s 208.674us 1 1 100.00
V2S sec_cm_ack_sm_fsm_sparse entropy_src_functional_errors 3.000s 51.048us 1 1 100.00
entropy_src_sec_cm 4.000s 208.674us 1 1 100.00
V2S sec_cm_rng_bkgn_chk entropy_src_rng 18.000s 18.219ms 1 1 100.00
V2S sec_cm_fifo_ctr_redun entropy_src_functional_errors 3.000s 51.048us 1 1 100.00
entropy_src_sec_cm 4.000s 208.674us 1 1 100.00
V2S sec_cm_ctr_redun entropy_src_functional_errors 3.000s 51.048us 1 1 100.00
entropy_src_sec_cm 4.000s 208.674us 1 1 100.00
V2S sec_cm_ctr_local_esc entropy_src_functional_errors 3.000s 51.048us 1 1 100.00
V2S sec_cm_esfinal_rdata_bus_consistency entropy_src_functional_alerts 6.000s 189.678us 1 1 100.00
V2S sec_cm_tile_link_bus_integrity entropy_src_tl_intg_err 4.000s 72.998us 1 1 100.00
V2S TOTAL 3 3 100.00
V3 external_health_tests entropy_src_rng_with_xht_rsps 1.117m 8.089ms 1 1 100.00
V3 TOTAL 1 1 100.00
TOTAL 22 22 100.00