KEYMGR Simulation Results

Wednesday September 10 2025 20:55:02 UTC

GitHub Revision: 8a6efc3

Branch: master

Testplan

Simulator: VCS

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 smoke keymgr_smoke 3.200s 621.352us 1 1 100.00
V1 random keymgr_random 35.160s 8.385ms 1 1 100.00
V1 csr_hw_reset keymgr_csr_hw_reset 1.270s 36.367us 1 1 100.00
V1 csr_rw keymgr_csr_rw 1.000s 30.561us 1 1 100.00
V1 csr_bit_bash keymgr_csr_bit_bash 22.050s 1.330ms 1 1 100.00
V1 csr_aliasing keymgr_csr_aliasing 5.250s 260.654us 1 1 100.00
V1 csr_mem_rw_with_rand_reset keymgr_csr_mem_rw_with_rand_reset 1.630s 55.616us 1 1 100.00
V1 regwen_csr_and_corresponding_lockable_csr keymgr_csr_rw 1.000s 30.561us 1 1 100.00
keymgr_csr_aliasing 5.250s 260.654us 1 1 100.00
V1 TOTAL 7 7 100.00
V2 cfgen_during_op keymgr_cfg_regwen 2.230s 138.672us 1 1 100.00
V2 sideload keymgr_sideload 3.400s 643.584us 1 1 100.00
keymgr_sideload_kmac 5.210s 884.010us 1 1 100.00
keymgr_sideload_aes 2.310s 126.345us 1 1 100.00
keymgr_sideload_otbn 2.700s 128.792us 1 1 100.00
V2 direct_to_disabled_state keymgr_direct_to_disabled 2.820s 344.886us 1 1 100.00
V2 lc_disable keymgr_lc_disable 3.600s 886.114us 1 1 100.00
V2 kmac_error_response keymgr_kmac_rsp_err 2.810s 312.553us 1 1 100.00
V2 invalid_sw_input keymgr_sw_invalid_input 4.060s 124.789us 1 1 100.00
V2 invalid_hw_input keymgr_hwsw_invalid_input 1.990s 148.380us 1 1 100.00
V2 sync_async_fault_cross keymgr_sync_async_fault_cross 1.250s 54.460us 1 1 100.00
V2 stress_all keymgr_stress_all 10.760s 829.315us 1 1 100.00
V2 intr_test keymgr_intr_test 0.940s 96.851us 1 1 100.00
V2 alert_test keymgr_alert_test 0.770s 16.268us 1 1 100.00
V2 tl_d_oob_addr_access keymgr_tl_errors 2.720s 145.453us 1 1 100.00
V2 tl_d_illegal_access keymgr_tl_errors 2.720s 145.453us 1 1 100.00
V2 tl_d_outstanding_access keymgr_csr_hw_reset 1.270s 36.367us 1 1 100.00
keymgr_csr_rw 1.000s 30.561us 1 1 100.00
keymgr_csr_aliasing 5.250s 260.654us 1 1 100.00
keymgr_same_csr_outstanding 1.290s 25.708us 1 1 100.00
V2 tl_d_partial_access keymgr_csr_hw_reset 1.270s 36.367us 1 1 100.00
keymgr_csr_rw 1.000s 30.561us 1 1 100.00
keymgr_csr_aliasing 5.250s 260.654us 1 1 100.00
keymgr_same_csr_outstanding 1.290s 25.708us 1 1 100.00
V2 TOTAL 16 16 100.00
V2S sec_cm_additional_check keymgr_sec_cm 12.610s 623.603us 1 1 100.00
V2S tl_intg_err keymgr_sec_cm 12.610s 623.603us 1 1 100.00
keymgr_tl_intg_err 3.860s 335.920us 1 1 100.00
V2S shadow_reg_update_error keymgr_shadow_reg_errors 1.800s 345.588us 1 1 100.00
V2S shadow_reg_read_clear_staged_value keymgr_shadow_reg_errors 1.800s 345.588us 1 1 100.00
V2S shadow_reg_storage_error keymgr_shadow_reg_errors 1.800s 345.588us 1 1 100.00
V2S shadowed_reset_glitch keymgr_shadow_reg_errors 1.800s 345.588us 1 1 100.00
V2S shadow_reg_update_error_with_csr_rw keymgr_shadow_reg_errors_with_csr_rw 4.650s 2.053ms 1 1 100.00
V2S prim_count_check keymgr_sec_cm 12.610s 623.603us 1 1 100.00
V2S prim_fsm_check keymgr_sec_cm 12.610s 623.603us 1 1 100.00
V2S sec_cm_bus_integrity keymgr_tl_intg_err 3.860s 335.920us 1 1 100.00
V2S sec_cm_config_shadow keymgr_shadow_reg_errors 1.800s 345.588us 1 1 100.00
V2S sec_cm_op_config_regwen keymgr_cfg_regwen 2.230s 138.672us 1 1 100.00
V2S sec_cm_reseed_config_regwen keymgr_random 35.160s 8.385ms 1 1 100.00
keymgr_csr_rw 1.000s 30.561us 1 1 100.00
V2S sec_cm_sw_binding_config_regwen keymgr_random 35.160s 8.385ms 1 1 100.00
keymgr_csr_rw 1.000s 30.561us 1 1 100.00
V2S sec_cm_max_key_ver_config_regwen keymgr_random 35.160s 8.385ms 1 1 100.00
keymgr_csr_rw 1.000s 30.561us 1 1 100.00
V2S sec_cm_lc_ctrl_intersig_mubi keymgr_lc_disable 3.600s 886.114us 1 1 100.00
V2S sec_cm_constants_consistency keymgr_hwsw_invalid_input 1.990s 148.380us 1 1 100.00
V2S sec_cm_intersig_consistency keymgr_hwsw_invalid_input 1.990s 148.380us 1 1 100.00
V2S sec_cm_hw_key_sw_noaccess keymgr_random 35.160s 8.385ms 1 1 100.00
V2S sec_cm_output_keys_ctrl_redun keymgr_sideload_protect 2.620s 260.294us 1 1 100.00
V2S sec_cm_ctrl_fsm_sparse keymgr_sec_cm 12.610s 623.603us 1 1 100.00
V2S sec_cm_data_fsm_sparse keymgr_sec_cm 12.610s 623.603us 1 1 100.00
V2S sec_cm_ctrl_fsm_local_esc keymgr_sec_cm 12.610s 623.603us 1 1 100.00
V2S sec_cm_ctrl_fsm_consistency keymgr_custom_cm 6.320s 436.783us 1 1 100.00
V2S sec_cm_ctrl_fsm_global_esc keymgr_lc_disable 3.600s 886.114us 1 1 100.00
V2S sec_cm_ctrl_ctr_redun keymgr_sec_cm 12.610s 623.603us 1 1 100.00
V2S sec_cm_kmac_if_fsm_sparse keymgr_sec_cm 12.610s 623.603us 1 1 100.00
V2S sec_cm_kmac_if_ctr_redun keymgr_sec_cm 12.610s 623.603us 1 1 100.00
V2S sec_cm_kmac_if_cmd_ctrl_consistency keymgr_custom_cm 6.320s 436.783us 1 1 100.00
V2S sec_cm_kmac_if_done_ctrl_consistency keymgr_custom_cm 6.320s 436.783us 1 1 100.00
V2S sec_cm_reseed_ctr_redun keymgr_sec_cm 12.610s 623.603us 1 1 100.00
V2S sec_cm_side_load_sel_ctrl_consistency keymgr_custom_cm 6.320s 436.783us 1 1 100.00
V2S sec_cm_sideload_ctrl_fsm_sparse keymgr_sec_cm 12.610s 623.603us 1 1 100.00
V2S sec_cm_ctrl_key_integrity keymgr_custom_cm 6.320s 436.783us 1 1 100.00
V2S TOTAL 6 6 100.00
V3 stress_all_with_rand_reset keymgr_stress_all_with_rand_reset 5.450s 177.802us 1 1 100.00
V3 TOTAL 1 1 100.00
TOTAL 30 30 100.00