| V1 |
smoke |
spi_host_smoke |
12.000s |
940.703us |
1 |
1 |
100.00 |
| V1 |
csr_hw_reset |
spi_host_csr_hw_reset |
2.000s |
34.982us |
1 |
1 |
100.00 |
| V1 |
csr_rw |
spi_host_csr_rw |
2.000s |
19.705us |
1 |
1 |
100.00 |
| V1 |
csr_bit_bash |
spi_host_csr_bit_bash |
3.000s |
35.809us |
1 |
1 |
100.00 |
| V1 |
csr_aliasing |
spi_host_csr_aliasing |
2.000s |
53.366us |
1 |
1 |
100.00 |
| V1 |
csr_mem_rw_with_rand_reset |
spi_host_csr_mem_rw_with_rand_reset |
2.000s |
33.450us |
1 |
1 |
100.00 |
| V1 |
regwen_csr_and_corresponding_lockable_csr |
spi_host_csr_rw |
2.000s |
19.705us |
1 |
1 |
100.00 |
|
|
spi_host_csr_aliasing |
2.000s |
53.366us |
1 |
1 |
100.00 |
| V1 |
mem_walk |
spi_host_mem_walk |
2.000s |
14.612us |
1 |
1 |
100.00 |
| V1 |
mem_partial_access |
spi_host_mem_partial_access |
3.000s |
24.217us |
1 |
1 |
100.00 |
| V1 |
|
TOTAL |
|
|
8 |
8 |
100.00 |
| V2 |
performance |
spi_host_performance |
2.000s |
28.587us |
1 |
1 |
100.00 |
| V2 |
error_event_intr |
spi_host_overflow_underflow |
4.000s |
80.360us |
1 |
1 |
100.00 |
|
|
spi_host_error_cmd |
3.000s |
42.634us |
1 |
1 |
100.00 |
|
|
spi_host_event |
15.000s |
1.945ms |
1 |
1 |
100.00 |
| V2 |
clock_rate |
spi_host_speed |
4.000s |
126.055us |
1 |
1 |
100.00 |
| V2 |
speed |
spi_host_speed |
4.000s |
126.055us |
1 |
1 |
100.00 |
| V2 |
chip_select_timing |
spi_host_speed |
4.000s |
126.055us |
1 |
1 |
100.00 |
| V2 |
sw_reset |
spi_host_sw_reset |
3.000s |
46.466us |
1 |
1 |
100.00 |
| V2 |
passthrough_mode |
spi_host_passthrough_mode |
2.000s |
74.602us |
1 |
1 |
100.00 |
| V2 |
cpol_cpha |
spi_host_speed |
4.000s |
126.055us |
1 |
1 |
100.00 |
| V2 |
full_cycle |
spi_host_speed |
4.000s |
126.055us |
1 |
1 |
100.00 |
| V2 |
duplex |
spi_host_smoke |
12.000s |
940.703us |
1 |
1 |
100.00 |
| V2 |
tx_rx_only |
spi_host_smoke |
12.000s |
940.703us |
1 |
1 |
100.00 |
| V2 |
stress_all |
spi_host_stress_all |
5.000s |
676.245us |
1 |
1 |
100.00 |
| V2 |
spien |
spi_host_spien |
7.000s |
338.552us |
1 |
1 |
100.00 |
| V2 |
stall |
spi_host_status_stall |
16.000s |
1.046ms |
1 |
1 |
100.00 |
| V2 |
Idlecsbactive |
spi_host_idlecsbactive |
3.000s |
174.345us |
1 |
1 |
100.00 |
| V2 |
data_fifo_status |
spi_host_overflow_underflow |
4.000s |
80.360us |
1 |
1 |
100.00 |
| V2 |
alert_test |
spi_host_alert_test |
2.000s |
22.317us |
1 |
1 |
100.00 |
| V2 |
intr_test |
spi_host_intr_test |
2.000s |
23.758us |
1 |
1 |
100.00 |
| V2 |
tl_d_oob_addr_access |
spi_host_tl_errors |
3.000s |
85.938us |
1 |
1 |
100.00 |
| V2 |
tl_d_illegal_access |
spi_host_tl_errors |
3.000s |
85.938us |
1 |
1 |
100.00 |
| V2 |
tl_d_outstanding_access |
spi_host_csr_hw_reset |
2.000s |
34.982us |
1 |
1 |
100.00 |
|
|
spi_host_csr_rw |
2.000s |
19.705us |
1 |
1 |
100.00 |
|
|
spi_host_csr_aliasing |
2.000s |
53.366us |
1 |
1 |
100.00 |
|
|
spi_host_same_csr_outstanding |
3.000s |
40.425us |
1 |
1 |
100.00 |
| V2 |
tl_d_partial_access |
spi_host_csr_hw_reset |
2.000s |
34.982us |
1 |
1 |
100.00 |
|
|
spi_host_csr_rw |
2.000s |
19.705us |
1 |
1 |
100.00 |
|
|
spi_host_csr_aliasing |
2.000s |
53.366us |
1 |
1 |
100.00 |
|
|
spi_host_same_csr_outstanding |
3.000s |
40.425us |
1 |
1 |
100.00 |
| V2 |
|
TOTAL |
|
|
15 |
15 |
100.00 |
| V2S |
tl_intg_err |
spi_host_tl_intg_err |
3.000s |
97.259us |
1 |
1 |
100.00 |
|
|
spi_host_sec_cm |
3.000s |
70.198us |
1 |
1 |
100.00 |
| V2S |
sec_cm_bus_integrity |
spi_host_tl_intg_err |
3.000s |
97.259us |
1 |
1 |
100.00 |
| V2S |
|
TOTAL |
|
|
2 |
2 |
100.00 |
|
Unmapped tests |
spi_host_upper_range_clkdiv |
19.000s |
1.048ms |
1 |
1 |
100.00 |
|
|
TOTAL |
|
|
26 |
26 |
100.00 |