| V1 |
smoke |
rom_ctrl_smoke |
4.830s |
302.122us |
1 |
1 |
100.00 |
| V1 |
csr_hw_reset |
rom_ctrl_csr_hw_reset |
5.530s |
1.851ms |
1 |
1 |
100.00 |
| V1 |
csr_rw |
rom_ctrl_csr_rw |
7.520s |
9.938ms |
1 |
1 |
100.00 |
| V1 |
csr_bit_bash |
rom_ctrl_csr_bit_bash |
6.780s |
175.488us |
1 |
1 |
100.00 |
| V1 |
csr_aliasing |
rom_ctrl_csr_aliasing |
4.380s |
171.626us |
1 |
1 |
100.00 |
| V1 |
csr_mem_rw_with_rand_reset |
rom_ctrl_csr_mem_rw_with_rand_reset |
4.480s |
137.770us |
1 |
1 |
100.00 |
| V1 |
regwen_csr_and_corresponding_lockable_csr |
rom_ctrl_csr_rw |
7.520s |
9.938ms |
1 |
1 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
4.380s |
171.626us |
1 |
1 |
100.00 |
| V1 |
mem_walk |
rom_ctrl_mem_walk |
5.840s |
125.269us |
1 |
1 |
100.00 |
| V1 |
mem_partial_access |
rom_ctrl_mem_partial_access |
3.660s |
129.785us |
1 |
1 |
100.00 |
| V1 |
|
TOTAL |
|
|
8 |
8 |
100.00 |
| V2 |
max_throughput_chk |
rom_ctrl_max_throughput_chk |
3.950s |
492.840us |
1 |
1 |
100.00 |
| V2 |
stress_all |
rom_ctrl_stress_all |
19.450s |
2.130ms |
1 |
1 |
100.00 |
| V2 |
kmac_err_chk |
rom_ctrl_kmac_err_chk |
6.650s |
288.884us |
1 |
1 |
100.00 |
| V2 |
alert_test |
rom_ctrl_alert_test |
4.760s |
498.011us |
1 |
1 |
100.00 |
| V2 |
tl_d_oob_addr_access |
rom_ctrl_tl_errors |
5.980s |
386.644us |
1 |
1 |
100.00 |
| V2 |
tl_d_illegal_access |
rom_ctrl_tl_errors |
5.980s |
386.644us |
1 |
1 |
100.00 |
| V2 |
tl_d_outstanding_access |
rom_ctrl_csr_hw_reset |
5.530s |
1.851ms |
1 |
1 |
100.00 |
|
|
rom_ctrl_csr_rw |
7.520s |
9.938ms |
1 |
1 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
4.380s |
171.626us |
1 |
1 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
5.090s |
499.241us |
1 |
1 |
100.00 |
| V2 |
tl_d_partial_access |
rom_ctrl_csr_hw_reset |
5.530s |
1.851ms |
1 |
1 |
100.00 |
|
|
rom_ctrl_csr_rw |
7.520s |
9.938ms |
1 |
1 |
100.00 |
|
|
rom_ctrl_csr_aliasing |
4.380s |
171.626us |
1 |
1 |
100.00 |
|
|
rom_ctrl_same_csr_outstanding |
5.090s |
499.241us |
1 |
1 |
100.00 |
| V2 |
|
TOTAL |
|
|
6 |
6 |
100.00 |
| V2S |
corrupt_sig_fatal_chk |
rom_ctrl_corrupt_sig_fatal_chk |
1.546m |
13.404ms |
1 |
1 |
100.00 |
| V2S |
passthru_mem_tl_intg_err |
rom_ctrl_passthru_mem_tl_intg_err |
17.800s |
2.045ms |
1 |
1 |
100.00 |
| V2S |
tl_intg_err |
rom_ctrl_sec_cm |
1.591m |
1.232ms |
1 |
1 |
100.00 |
|
|
rom_ctrl_tl_intg_err |
40.430s |
934.674us |
1 |
1 |
100.00 |
| V2S |
prim_fsm_check |
rom_ctrl_sec_cm |
1.591m |
1.232ms |
1 |
1 |
100.00 |
| V2S |
prim_count_check |
rom_ctrl_sec_cm |
1.591m |
1.232ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_checker_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
1.546m |
13.404ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_checker_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
1.546m |
13.404ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_checker_fsm_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
1.546m |
13.404ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_compare_ctrl_flow_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
1.546m |
13.404ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_compare_ctr_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
1.546m |
13.404ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_compare_ctr_redun |
rom_ctrl_sec_cm |
1.591m |
1.232ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_fsm_sparse |
rom_ctrl_sec_cm |
1.591m |
1.232ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_mem_scramble |
rom_ctrl_smoke |
4.830s |
302.122us |
1 |
1 |
100.00 |
| V2S |
sec_cm_mem_digest |
rom_ctrl_smoke |
4.830s |
302.122us |
1 |
1 |
100.00 |
| V2S |
sec_cm_intersig_mubi |
rom_ctrl_smoke |
4.830s |
302.122us |
1 |
1 |
100.00 |
| V2S |
sec_cm_bus_integrity |
rom_ctrl_tl_intg_err |
40.430s |
934.674us |
1 |
1 |
100.00 |
| V2S |
sec_cm_bus_local_esc |
rom_ctrl_corrupt_sig_fatal_chk |
1.546m |
13.404ms |
1 |
1 |
100.00 |
|
|
rom_ctrl_kmac_err_chk |
6.650s |
288.884us |
1 |
1 |
100.00 |
| V2S |
sec_cm_mux_mubi |
rom_ctrl_corrupt_sig_fatal_chk |
1.546m |
13.404ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_mux_consistency |
rom_ctrl_corrupt_sig_fatal_chk |
1.546m |
13.404ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_ctrl_redun |
rom_ctrl_corrupt_sig_fatal_chk |
1.546m |
13.404ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_ctrl_mem_integrity |
rom_ctrl_passthru_mem_tl_intg_err |
17.800s |
2.045ms |
1 |
1 |
100.00 |
| V2S |
sec_cm_tlul_fifo_ctr_redun |
rom_ctrl_sec_cm |
1.591m |
1.232ms |
1 |
1 |
100.00 |
| V2S |
|
TOTAL |
|
|
4 |
4 |
100.00 |
| V3 |
stress_all_with_rand_reset |
rom_ctrl_stress_all_with_rand_reset |
7.232m |
4.636ms |
1 |
1 |
100.00 |
| V3 |
|
TOTAL |
|
|
1 |
1 |
100.00 |
|
|
TOTAL |
|
|
19 |
19 |
100.00 |