30ac532| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | hmac_smoke | 8.270s | 4.256ms | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | hmac_csr_hw_reset | 0 | 1 | 0.00 | ||
| V1 | csr_rw | hmac_csr_rw | 0 | 1 | 0.00 | ||
| V1 | csr_bit_bash | hmac_csr_bit_bash | 0 | 1 | 0.00 | ||
| V1 | csr_aliasing | hmac_csr_aliasing | 0 | 1 | 0.00 | ||
| V1 | csr_mem_rw_with_rand_reset | hmac_csr_mem_rw_with_rand_reset | 0 | 1 | 0.00 | ||
| V1 | regwen_csr_and_corresponding_lockable_csr | hmac_csr_rw | 0 | 1 | 0.00 | ||
| hmac_csr_aliasing | 0 | 1 | 0.00 | ||||
| V1 | TOTAL | 1 | 6 | 16.67 | |||
| V2 | long_msg | hmac_long_msg | 44.790s | 5.469ms | 1 | 1 | 100.00 |
| V2 | back_pressure | hmac_back_pressure | 53.640s | 2.878ms | 1 | 1 | 100.00 |
| V2 | test_vectors | hmac_test_sha256_vectors | 22.463s | 0 | 1 | 0.00 | |
| hmac_test_sha384_vectors | 5.074m | 39.329ms | 1 | 1 | 100.00 | ||
| hmac_test_sha512_vectors | 5.994m | 48.063ms | 1 | 1 | 100.00 | ||
| hmac_test_hmac256_vectors | 5.870s | 210.873us | 1 | 1 | 100.00 | ||
| hmac_test_hmac384_vectors | 16.340s | 0 | 1 | 0.00 | |||
| hmac_test_hmac512_vectors | 24.154s | 0 | 1 | 0.00 | |||
| V2 | burst_wr | hmac_burst_wr | 15.340s | 898.962us | 1 | 1 | 100.00 |
| V2 | datapath_stress | hmac_datapath_stress | 7.203m | 27.254ms | 1 | 1 | 100.00 |
| V2 | error | hmac_error | 12.820s | 5.188ms | 1 | 1 | 100.00 |
| V2 | wipe_secret | hmac_wipe_secret | 39.170s | 6.295ms | 1 | 1 | 100.00 |
| V2 | save_and_restore | hmac_smoke | 8.270s | 4.256ms | 1 | 1 | 100.00 |
| hmac_long_msg | 44.790s | 5.469ms | 1 | 1 | 100.00 | ||
| hmac_back_pressure | 53.640s | 2.878ms | 1 | 1 | 100.00 | ||
| hmac_datapath_stress | 7.203m | 27.254ms | 1 | 1 | 100.00 | ||
| hmac_burst_wr | 15.340s | 898.962us | 1 | 1 | 100.00 | ||
| hmac_stress_all | 23.850s | 2.832ms | 1 | 1 | 100.00 | ||
| V2 | fifo_empty_status_interrupt | hmac_smoke | 8.270s | 4.256ms | 1 | 1 | 100.00 |
| hmac_long_msg | 44.790s | 5.469ms | 1 | 1 | 100.00 | ||
| hmac_back_pressure | 53.640s | 2.878ms | 1 | 1 | 100.00 | ||
| hmac_datapath_stress | 7.203m | 27.254ms | 1 | 1 | 100.00 | ||
| hmac_wipe_secret | 39.170s | 6.295ms | 1 | 1 | 100.00 | ||
| hmac_test_sha256_vectors | 22.463s | 0 | 1 | 0.00 | |||
| hmac_test_sha384_vectors | 5.074m | 39.329ms | 1 | 1 | 100.00 | ||
| hmac_test_sha512_vectors | 5.994m | 48.063ms | 1 | 1 | 100.00 | ||
| hmac_test_hmac256_vectors | 5.870s | 210.873us | 1 | 1 | 100.00 | ||
| hmac_test_hmac384_vectors | 16.340s | 0 | 1 | 0.00 | |||
| hmac_test_hmac512_vectors | 24.154s | 0 | 1 | 0.00 | |||
| V2 | wide_digest_configurable_key_length | hmac_smoke | 8.270s | 4.256ms | 1 | 1 | 100.00 |
| hmac_long_msg | 44.790s | 5.469ms | 1 | 1 | 100.00 | ||
| hmac_back_pressure | 53.640s | 2.878ms | 1 | 1 | 100.00 | ||
| hmac_datapath_stress | 7.203m | 27.254ms | 1 | 1 | 100.00 | ||
| hmac_burst_wr | 15.340s | 898.962us | 1 | 1 | 100.00 | ||
| hmac_error | 12.820s | 5.188ms | 1 | 1 | 100.00 | ||
| hmac_wipe_secret | 39.170s | 6.295ms | 1 | 1 | 100.00 | ||
| hmac_test_sha256_vectors | 22.463s | 0 | 1 | 0.00 | |||
| hmac_test_sha384_vectors | 5.074m | 39.329ms | 1 | 1 | 100.00 | ||
| hmac_test_sha512_vectors | 5.994m | 48.063ms | 1 | 1 | 100.00 | ||
| hmac_test_hmac256_vectors | 5.870s | 210.873us | 1 | 1 | 100.00 | ||
| hmac_test_hmac384_vectors | 16.340s | 0 | 1 | 0.00 | |||
| hmac_test_hmac512_vectors | 24.154s | 0 | 1 | 0.00 | |||
| hmac_stress_all | 23.850s | 2.832ms | 1 | 1 | 100.00 | ||
| V2 | stress_all | hmac_stress_all | 23.850s | 2.832ms | 1 | 1 | 100.00 |
| V2 | alert_test | hmac_alert_test | 0.560s | 13.900us | 1 | 1 | 100.00 |
| V2 | intr_test | hmac_intr_test | 0 | 1 | 0.00 | ||
| V2 | tl_d_oob_addr_access | hmac_tl_errors | 0 | 1 | 0.00 | ||
| V2 | tl_d_illegal_access | hmac_tl_errors | 0 | 1 | 0.00 | ||
| V2 | tl_d_outstanding_access | hmac_csr_hw_reset | 0 | 1 | 0.00 | ||
| hmac_csr_rw | 0 | 1 | 0.00 | ||||
| hmac_csr_aliasing | 0 | 1 | 0.00 | ||||
| hmac_same_csr_outstanding | 0 | 1 | 0.00 | ||||
| V2 | tl_d_partial_access | hmac_csr_hw_reset | 0 | 1 | 0.00 | ||
| hmac_csr_rw | 0 | 1 | 0.00 | ||||
| hmac_csr_aliasing | 0 | 1 | 0.00 | ||||
| hmac_same_csr_outstanding | 0 | 1 | 0.00 | ||||
| V2 | TOTAL | 11 | 17 | 64.71 | |||
| V2S | tl_intg_err | hmac_sec_cm | 0.870s | 342.491us | 1 | 1 | 100.00 |
| hmac_tl_intg_err | 0 | 1 | 0.00 | ||||
| V2S | sec_cm_bus_integrity | hmac_tl_intg_err | 0 | 1 | 0.00 | ||
| V2S | TOTAL | 1 | 2 | 50.00 | |||
| V3 | write_config_and_secret_key_during_msg_wr | hmac_smoke | 8.270s | 4.256ms | 1 | 1 | 100.00 |
| V3 | stress_reset | hmac_stress_reset | 0.820s | 31.513us | 1 | 1 | 100.00 |
| V3 | stress_all_with_rand_reset | hmac_stress_all_with_rand_reset | 13.720s | 4.858ms | 1 | 1 | 100.00 |
| V3 | TOTAL | 2 | 2 | 100.00 | |||
| Unmapped tests | hmac_directed | 0.740s | 78.461us | 1 | 1 | 100.00 | |
| TOTAL | 16 | 28 | 57.14 |
Job killed most likely because its dependent job failed. has 9 failures:
Test hmac_tl_errors has 1 failures.
Test hmac_tl_intg_err has 1 failures.
Test hmac_intr_test has 1 failures.
Test hmac_csr_hw_reset has 1 failures.
Test hmac_csr_rw has 1 failures.
... and 4 more tests.
Job returned non-zero exit code has 4 failures:
Test cover_reg_top has 1 failures.
cover_reg_top
Log /nightly/current_run/scratch/master/hmac-sim-vcs/cover_reg_top/build.log
recompiling module tb
All of 80 modules done
Feature removed during lmreread, or wrong
SERVER line hostid.
Check your license file.
Please contact VCS Customer Support at 1-800-VERILOG for more information.
CPU time: 15.938 seconds to compile
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:36: do_build] Error 1
Test hmac_test_sha256_vectors has 1 failures.
0.hmac_test_sha256_vectors.22061446401358626219226856578415244455640826281046457932531501278277716354108
Log /nightly/current_run/scratch/master/hmac-sim-vcs/0.hmac_test_sha256_vectors/latest/run.log
Chronologic VCS simulator copyright 1991-2023
Contains Synopsys proprietary information.
Compiler version U-2023.03-SP2_Full64; Runtime version U-2023.03-SP2_Full64; Sep 17 17:04 2025
Feature removed during lmreread, or wrong
SERVER line hostid.
Check your license file.
Please contact VCS Customer Support at 1-800-VERILOG for more information.
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:186: simulate] Error 255
Test hmac_test_hmac384_vectors has 1 failures.
0.hmac_test_hmac384_vectors.44763348371027180257901563713335691200492768476099274971710511504772611626715
Log /nightly/current_run/scratch/master/hmac-sim-vcs/0.hmac_test_hmac384_vectors/latest/run.log
Chronologic VCS simulator copyright 1991-2023
Contains Synopsys proprietary information.
Compiler version U-2023.03-SP2_Full64; Runtime version U-2023.03-SP2_Full64; Sep 17 17:04 2025
Feature removed during lmreread, or wrong
SERVER line hostid.
Check your license file.
Please contact VCS Customer Support at 1-800-VERILOG for more information.
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:186: simulate] Error 255
Test hmac_test_hmac512_vectors has 1 failures.
0.hmac_test_hmac512_vectors.107308655120388990144636236454228955391177791966732354428365400597476738868129
Log /nightly/current_run/scratch/master/hmac-sim-vcs/0.hmac_test_hmac512_vectors/latest/run.log
Chronologic VCS simulator copyright 1991-2023
Contains Synopsys proprietary information.
Compiler version U-2023.03-SP2_Full64; Runtime version U-2023.03-SP2_Full64; Sep 17 17:04 2025
Feature removed during lmreread, or wrong
SERVER line hostid.
Check your license file.
Please contact VCS Customer Support at 1-800-VERILOG for more information.
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:186: simulate] Error 255