30ac532| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | rom_ctrl_smoke | 16.280s | 0 | 1 | 0.00 | |
| V1 | csr_hw_reset | rom_ctrl_csr_hw_reset | 9.380s | 608.749us | 1 | 1 | 100.00 |
| V1 | csr_rw | rom_ctrl_csr_rw | 5.460s | 378.798us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | rom_ctrl_csr_bit_bash | 5.860s | 208.728us | 1 | 1 | 100.00 |
| V1 | csr_aliasing | rom_ctrl_csr_aliasing | 6.120s | 1.063ms | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | rom_ctrl_csr_mem_rw_with_rand_reset | 5.910s | 736.898us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | rom_ctrl_csr_rw | 5.460s | 378.798us | 1 | 1 | 100.00 |
| rom_ctrl_csr_aliasing | 6.120s | 1.063ms | 1 | 1 | 100.00 | ||
| V1 | mem_walk | rom_ctrl_mem_walk | 6.580s | 300.976us | 1 | 1 | 100.00 |
| V1 | mem_partial_access | rom_ctrl_mem_partial_access | 6.430s | 557.416us | 1 | 1 | 100.00 |
| V1 | TOTAL | 7 | 8 | 87.50 | |||
| V2 | max_throughput_chk | rom_ctrl_max_throughput_chk | 7.690s | 370.478us | 1 | 1 | 100.00 |
| V2 | stress_all | rom_ctrl_stress_all | 20.020s | 3.250ms | 1 | 1 | 100.00 |
| V2 | kmac_err_chk | rom_ctrl_kmac_err_chk | 11.160s | 1.378ms | 1 | 1 | 100.00 |
| V2 | alert_test | rom_ctrl_alert_test | 5.470s | 383.393us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | rom_ctrl_tl_errors | 11.570s | 1.073ms | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | rom_ctrl_tl_errors | 11.570s | 1.073ms | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | rom_ctrl_csr_hw_reset | 9.380s | 608.749us | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 5.460s | 378.798us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 6.120s | 1.063ms | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 6.830s | 288.093us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | rom_ctrl_csr_hw_reset | 9.380s | 608.749us | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 5.460s | 378.798us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 6.120s | 1.063ms | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 6.830s | 288.093us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 6 | 6 | 100.00 | |||
| V2S | corrupt_sig_fatal_chk | rom_ctrl_corrupt_sig_fatal_chk | 2.935m | 78.474ms | 1 | 1 | 100.00 |
| V2S | passthru_mem_tl_intg_err | rom_ctrl_passthru_mem_tl_intg_err | 38.090s | 1.632ms | 1 | 1 | 100.00 |
| V2S | tl_intg_err | rom_ctrl_sec_cm | 3.580m | 3.676ms | 0 | 1 | 0.00 |
| rom_ctrl_tl_intg_err | 46.880s | 1.305ms | 1 | 1 | 100.00 | ||
| V2S | prim_fsm_check | rom_ctrl_sec_cm | 3.580m | 3.676ms | 0 | 1 | 0.00 |
| V2S | prim_count_check | rom_ctrl_sec_cm | 3.580m | 3.676ms | 0 | 1 | 0.00 |
| V2S | sec_cm_checker_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 2.935m | 78.474ms | 1 | 1 | 100.00 |
| V2S | sec_cm_checker_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 2.935m | 78.474ms | 1 | 1 | 100.00 |
| V2S | sec_cm_checker_fsm_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 2.935m | 78.474ms | 1 | 1 | 100.00 |
| V2S | sec_cm_compare_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 2.935m | 78.474ms | 1 | 1 | 100.00 |
| V2S | sec_cm_compare_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 2.935m | 78.474ms | 1 | 1 | 100.00 |
| V2S | sec_cm_compare_ctr_redun | rom_ctrl_sec_cm | 3.580m | 3.676ms | 0 | 1 | 0.00 |
| V2S | sec_cm_fsm_sparse | rom_ctrl_sec_cm | 3.580m | 3.676ms | 0 | 1 | 0.00 |
| V2S | sec_cm_mem_scramble | rom_ctrl_smoke | 16.280s | 0 | 1 | 0.00 | |
| V2S | sec_cm_mem_digest | rom_ctrl_smoke | 16.280s | 0 | 1 | 0.00 | |
| V2S | sec_cm_intersig_mubi | rom_ctrl_smoke | 16.280s | 0 | 1 | 0.00 | |
| V2S | sec_cm_bus_integrity | rom_ctrl_tl_intg_err | 46.880s | 1.305ms | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 2.935m | 78.474ms | 1 | 1 | 100.00 |
| rom_ctrl_kmac_err_chk | 11.160s | 1.378ms | 1 | 1 | 100.00 | ||
| V2S | sec_cm_mux_mubi | rom_ctrl_corrupt_sig_fatal_chk | 2.935m | 78.474ms | 1 | 1 | 100.00 |
| V2S | sec_cm_mux_consistency | rom_ctrl_corrupt_sig_fatal_chk | 2.935m | 78.474ms | 1 | 1 | 100.00 |
| V2S | sec_cm_ctrl_redun | rom_ctrl_corrupt_sig_fatal_chk | 2.935m | 78.474ms | 1 | 1 | 100.00 |
| V2S | sec_cm_ctrl_mem_integrity | rom_ctrl_passthru_mem_tl_intg_err | 38.090s | 1.632ms | 1 | 1 | 100.00 |
| V2S | sec_cm_tlul_fifo_ctr_redun | rom_ctrl_sec_cm | 3.580m | 3.676ms | 0 | 1 | 0.00 |
| V2S | TOTAL | 3 | 4 | 75.00 | |||
| V3 | stress_all_with_rand_reset | rom_ctrl_stress_all_with_rand_reset | 3.066m | 14.967ms | 1 | 1 | 100.00 |
| V3 | TOTAL | 1 | 1 | 100.00 | |||
| TOTAL | 17 | 19 | 89.47 |
Job returned non-zero exit code has 1 failures:
0.rom_ctrl_smoke.88596524754677020036872630126867256012490126552940654200946426307818767509101
Log /nightly/current_run/scratch/master/rom_ctrl_64kB-sim-vcs/0.rom_ctrl_smoke/latest/run.log
Chronologic VCS simulator copyright 1991-2023
Contains Synopsys proprietary information.
Compiler version U-2023.03-SP2_Full64; Runtime version U-2023.03-SP2_Full64; Sep 17 17:15 2025
Feature removed during lmreread, or wrong
SERVER line hostid.
Check your license file.
Please contact VCS Customer Support at 1-800-VERILOG for more information.
make: *** [/nightly/current_run/opentitan/hw/dv/tools/dvsim/sim.mk:186: simulate] Error 255
Offending '(d2h.d_opcode === (((curr_fwd ? curr_req.opcode : pend_req[d2h.d_source].opcode) == Get) ? AccessAckData : AccessAck))' has 1 failures:
0.rom_ctrl_sec_cm.62875454562217831311116306139231285843309800176664827633662962566761518148664
Line 106, in log /nightly/current_run/scratch/master/rom_ctrl_64kB-sim-vcs/0.rom_ctrl_sec_cm/latest/run.log
Offending '(d2h.d_opcode === (((curr_fwd ? curr_req.opcode : pend_req[d2h.d_source].opcode) == Get) ? AccessAckData : AccessAck))'
"src/lowrisc_tlul_common_0.1/rtl/tlul_assert.sv", 292: tb.dut.rom_tlul_assert_device.gen_device.gen_d2h.respSzEqReqSz_A: started at 7043803ps failed at 7043803ps
Offending '(d2h.d_size === (curr_fwd ? curr_req.size : pend_req[d2h.d_source].size))'
"src/lowrisc_tlul_common_0.1/rtl/tlul_assert.sv", 293: tb.dut.rom_tlul_assert_device.gen_device.gen_d2h.respMustHaveReq_A: started at 7043803ps failed at 7043803ps
Offending '(curr_fwd | pend_req[d2h.d_source].pend)'