ENTROPY_SRC/RNG_4BITS Simulation Results

Wednesday September 24 2025 17:31:32 UTC

GitHub Revision: ce6e476

Branch: master

Testplan

Simulator: XCELIUM

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 smoke entropy_src_smoke 5.000s 162.793us 1 1 100.00
V1 csr_hw_reset entropy_src_csr_hw_reset 2.000s 76.900us 1 1 100.00
V1 csr_rw entropy_src_csr_rw 2.000s 138.609us 1 1 100.00
V1 csr_bit_bash entropy_src_csr_bit_bash 9.000s 518.712us 1 1 100.00
V1 csr_aliasing entropy_src_csr_aliasing 5.000s 256.023us 1 1 100.00
V1 csr_mem_rw_with_rand_reset entropy_src_csr_mem_rw_with_rand_reset 1.000s 169.325us 1 1 100.00
V1 regwen_csr_and_corresponding_lockable_csr entropy_src_csr_rw 2.000s 138.609us 1 1 100.00
entropy_src_csr_aliasing 5.000s 256.023us 1 1 100.00
V1 TOTAL 6 6 100.00
V2 firmware entropy_src_smoke 5.000s 162.793us 1 1 100.00
entropy_src_rng 1.000m 13.322ms 1 1 100.00
entropy_src_fw_ov 1.050m 15.061ms 1 1 100.00
V2 firmware_mode entropy_src_fw_ov 1.050m 15.061ms 1 1 100.00
V2 rng_mode entropy_src_rng 1.000m 13.322ms 1 1 100.00
V2 rng_max_rate entropy_src_rng_max_rate 2.417m 18.125ms 1 1 100.00
V2 health_checks entropy_src_rng 1.000m 13.322ms 1 1 100.00
V2 conditioning entropy_src_rng 1.000m 13.322ms 1 1 100.00
V2 interrupts entropy_src_rng 1.000m 13.322ms 1 1 100.00
entropy_src_intr 14.000s 818.960us 1 1 100.00
V2 alerts entropy_src_rng 1.000m 13.322ms 1 1 100.00
entropy_src_functional_alerts 5.000s 187.056us 1 1 100.00
V2 stress_all entropy_src_stress_all 1.133m 17.368ms 1 1 100.00
V2 functional_errors entropy_src_functional_errors 3.000s 120.928us 1 1 100.00
V2 firmware_ov_read_contiguous_data entropy_src_fw_ov_contiguous 2.000s 173.493us 1 1 100.00
V2 intr_test entropy_src_intr_test 1.000s 19.998us 1 1 100.00
V2 alert_test entropy_src_alert_test 2.000s 25.245us 1 1 100.00
V2 tl_d_oob_addr_access entropy_src_tl_errors 3.000s 354.810us 1 1 100.00
V2 tl_d_illegal_access entropy_src_tl_errors 3.000s 354.810us 1 1 100.00
V2 tl_d_outstanding_access entropy_src_csr_hw_reset 2.000s 76.900us 1 1 100.00
entropy_src_csr_rw 2.000s 138.609us 1 1 100.00
entropy_src_csr_aliasing 5.000s 256.023us 1 1 100.00
entropy_src_same_csr_outstanding 2.000s 30.228us 1 1 100.00
V2 tl_d_partial_access entropy_src_csr_hw_reset 2.000s 76.900us 1 1 100.00
entropy_src_csr_rw 2.000s 138.609us 1 1 100.00
entropy_src_csr_aliasing 5.000s 256.023us 1 1 100.00
entropy_src_same_csr_outstanding 2.000s 30.228us 1 1 100.00
V2 TOTAL 12 12 100.00
V2S tl_intg_err entropy_src_sec_cm 2.000s 184.283us 1 1 100.00
entropy_src_tl_intg_err 2.000s 397.586us 1 1 100.00
V2S sec_cm_config_regwen entropy_src_rng 1.000m 13.322ms 1 1 100.00
entropy_src_cfg_regwen 2.000s 26.979us 1 1 100.00
V2S sec_cm_config_mubi entropy_src_rng 1.000m 13.322ms 1 1 100.00
V2S sec_cm_config_redun entropy_src_rng 1.000m 13.322ms 1 1 100.00
V2S sec_cm_intersig_mubi entropy_src_rng 1.000m 13.322ms 1 1 100.00
entropy_src_fw_ov 1.050m 15.061ms 1 1 100.00
V2S sec_cm_main_sm_fsm_sparse entropy_src_functional_errors 3.000s 120.928us 1 1 100.00
entropy_src_sec_cm 2.000s 184.283us 1 1 100.00
V2S sec_cm_ack_sm_fsm_sparse entropy_src_functional_errors 3.000s 120.928us 1 1 100.00
entropy_src_sec_cm 2.000s 184.283us 1 1 100.00
V2S sec_cm_rng_bkgn_chk entropy_src_rng 1.000m 13.322ms 1 1 100.00
V2S sec_cm_fifo_ctr_redun entropy_src_functional_errors 3.000s 120.928us 1 1 100.00
entropy_src_sec_cm 2.000s 184.283us 1 1 100.00
V2S sec_cm_ctr_redun entropy_src_functional_errors 3.000s 120.928us 1 1 100.00
entropy_src_sec_cm 2.000s 184.283us 1 1 100.00
V2S sec_cm_ctr_local_esc entropy_src_functional_errors 3.000s 120.928us 1 1 100.00
V2S sec_cm_esfinal_rdata_bus_consistency entropy_src_functional_alerts 5.000s 187.056us 1 1 100.00
V2S sec_cm_tile_link_bus_integrity entropy_src_tl_intg_err 2.000s 397.586us 1 1 100.00
V2S TOTAL 3 3 100.00
V3 external_health_tests entropy_src_rng_with_xht_rsps 51.000s 10.270ms 1 1 100.00
V3 TOTAL 1 1 100.00
TOTAL 22 22 100.00