bd069a0| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | rom_ctrl_smoke | 8.290s | 1.095ms | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | rom_ctrl_csr_hw_reset | 11.660s | 298.115us | 1 | 1 | 100.00 |
| V1 | csr_rw | rom_ctrl_csr_rw | 8.450s | 726.443us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | rom_ctrl_csr_bit_bash | 6.140s | 216.099us | 1 | 1 | 100.00 |
| V1 | csr_aliasing | rom_ctrl_csr_aliasing | 7.800s | 271.632us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | rom_ctrl_csr_mem_rw_with_rand_reset | 6.180s | 780.086us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | rom_ctrl_csr_rw | 8.450s | 726.443us | 1 | 1 | 100.00 |
| rom_ctrl_csr_aliasing | 7.800s | 271.632us | 1 | 1 | 100.00 | ||
| V1 | mem_walk | rom_ctrl_mem_walk | 6.920s | 219.427us | 1 | 1 | 100.00 |
| V1 | mem_partial_access | rom_ctrl_mem_partial_access | 7.410s | 1.024ms | 1 | 1 | 100.00 |
| V1 | TOTAL | 8 | 8 | 100.00 | |||
| V2 | max_throughput_chk | rom_ctrl_max_throughput_chk | 6.770s | 915.559us | 1 | 1 | 100.00 |
| V2 | stress_all | rom_ctrl_stress_all | 26.290s | 744.447us | 1 | 1 | 100.00 |
| V2 | kmac_err_chk | rom_ctrl_kmac_err_chk | 15.230s | 1.058ms | 1 | 1 | 100.00 |
| V2 | alert_test | rom_ctrl_alert_test | 8.290s | 726.146us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | rom_ctrl_tl_errors | 8.620s | 1.030ms | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | rom_ctrl_tl_errors | 8.620s | 1.030ms | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | rom_ctrl_csr_hw_reset | 11.660s | 298.115us | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 8.450s | 726.443us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 7.800s | 271.632us | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 9.450s | 295.479us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | rom_ctrl_csr_hw_reset | 11.660s | 298.115us | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 8.450s | 726.443us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 7.800s | 271.632us | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 9.450s | 295.479us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 6 | 6 | 100.00 | |||
| V2S | corrupt_sig_fatal_chk | rom_ctrl_corrupt_sig_fatal_chk | 2.085m | 5.018ms | 1 | 1 | 100.00 |
| V2S | passthru_mem_tl_intg_err | rom_ctrl_passthru_mem_tl_intg_err | 23.760s | 2.903ms | 1 | 1 | 100.00 |
| V2S | tl_intg_err | rom_ctrl_sec_cm | 7.609m | 975.742us | 0 | 1 | 0.00 |
| rom_ctrl_tl_intg_err | 52.190s | 710.758us | 1 | 1 | 100.00 | ||
| V2S | prim_fsm_check | rom_ctrl_sec_cm | 7.609m | 975.742us | 0 | 1 | 0.00 |
| V2S | prim_count_check | rom_ctrl_sec_cm | 7.609m | 975.742us | 0 | 1 | 0.00 |
| V2S | sec_cm_checker_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 2.085m | 5.018ms | 1 | 1 | 100.00 |
| V2S | sec_cm_checker_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 2.085m | 5.018ms | 1 | 1 | 100.00 |
| V2S | sec_cm_checker_fsm_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 2.085m | 5.018ms | 1 | 1 | 100.00 |
| V2S | sec_cm_compare_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 2.085m | 5.018ms | 1 | 1 | 100.00 |
| V2S | sec_cm_compare_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 2.085m | 5.018ms | 1 | 1 | 100.00 |
| V2S | sec_cm_compare_ctr_redun | rom_ctrl_sec_cm | 7.609m | 975.742us | 0 | 1 | 0.00 |
| V2S | sec_cm_fsm_sparse | rom_ctrl_sec_cm | 7.609m | 975.742us | 0 | 1 | 0.00 |
| V2S | sec_cm_mem_scramble | rom_ctrl_smoke | 8.290s | 1.095ms | 1 | 1 | 100.00 |
| V2S | sec_cm_mem_digest | rom_ctrl_smoke | 8.290s | 1.095ms | 1 | 1 | 100.00 |
| V2S | sec_cm_intersig_mubi | rom_ctrl_smoke | 8.290s | 1.095ms | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_integrity | rom_ctrl_tl_intg_err | 52.190s | 710.758us | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 2.085m | 5.018ms | 1 | 1 | 100.00 |
| rom_ctrl_kmac_err_chk | 15.230s | 1.058ms | 1 | 1 | 100.00 | ||
| V2S | sec_cm_mux_mubi | rom_ctrl_corrupt_sig_fatal_chk | 2.085m | 5.018ms | 1 | 1 | 100.00 |
| V2S | sec_cm_mux_consistency | rom_ctrl_corrupt_sig_fatal_chk | 2.085m | 5.018ms | 1 | 1 | 100.00 |
| V2S | sec_cm_ctrl_redun | rom_ctrl_corrupt_sig_fatal_chk | 2.085m | 5.018ms | 1 | 1 | 100.00 |
| V2S | sec_cm_ctrl_mem_integrity | rom_ctrl_passthru_mem_tl_intg_err | 23.760s | 2.903ms | 1 | 1 | 100.00 |
| V2S | sec_cm_tlul_fifo_ctr_redun | rom_ctrl_sec_cm | 7.609m | 975.742us | 0 | 1 | 0.00 |
| V2S | TOTAL | 3 | 4 | 75.00 | |||
| V3 | stress_all_with_rand_reset | rom_ctrl_stress_all_with_rand_reset | 1.136m | 2.548ms | 1 | 1 | 100.00 |
| V3 | TOTAL | 1 | 1 | 100.00 | |||
| TOTAL | 18 | 19 | 94.74 |
Offending '(curr_fwd | pend_req[d2h.d_source].pend)' has 1 failures:
0.rom_ctrl_sec_cm.76110171727393821344183251380614066777546054582715584390384884957127986916367
Line 240, in log /nightly/current_run/scratch/master/rom_ctrl_64kB-sim-vcs/0.rom_ctrl_sec_cm/latest/run.log
Offending '(curr_fwd | pend_req[d2h.d_source].pend)'
Starting assertion attempts at time 29303762ps: level = 0 arg = tb.dut.u_tl_adapter_rom.u_reqfifo (from inst vcs_paramclassrepository (src/lowrisc_dv_rom_ctrl_env_0.1/seq_lib/rom_ctrl_common_vseq.sv:119))
Starting assertion attempts at time 29303762ps: level = 0 arg = tb.dut.u_tl_adapter_rom.u_sramreqfifo (from inst vcs_paramclassrepository (src/lowrisc_dv_rom_ctrl_env_0.1/seq_lib/rom_ctrl_common_vseq.sv:120))
Starting assertion attempts at time 29303762ps: level = 0 arg = tb.dut.u_tl_adapter_rom.u_rspfifo (from inst vcs_paramclassrepository (src/lowrisc_dv_rom_ctrl_env_0.1/seq_lib/rom_ctrl_common_vseq.sv:121))