f8e4a6c| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | rom_ctrl_smoke | 6.020s | 311.998us | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | rom_ctrl_csr_hw_reset | 7.000s | 210.953us | 1 | 1 | 100.00 |
| V1 | csr_rw | rom_ctrl_csr_rw | 4.100s | 128.562us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | rom_ctrl_csr_bit_bash | 4.070s | 535.311us | 1 | 1 | 100.00 |
| V1 | csr_aliasing | rom_ctrl_csr_aliasing | 3.950s | 156.389us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | rom_ctrl_csr_mem_rw_with_rand_reset | 3.620s | 192.292us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | rom_ctrl_csr_rw | 4.100s | 128.562us | 1 | 1 | 100.00 |
| rom_ctrl_csr_aliasing | 3.950s | 156.389us | 1 | 1 | 100.00 | ||
| V1 | mem_walk | rom_ctrl_mem_walk | 3.570s | 130.072us | 1 | 1 | 100.00 |
| V1 | mem_partial_access | rom_ctrl_mem_partial_access | 3.560s | 133.620us | 1 | 1 | 100.00 |
| V1 | TOTAL | 8 | 8 | 100.00 | |||
| V2 | max_throughput_chk | rom_ctrl_max_throughput_chk | 4.540s | 221.211us | 1 | 1 | 100.00 |
| V2 | stress_all | rom_ctrl_stress_all | 14.860s | 776.851us | 1 | 1 | 100.00 |
| V2 | kmac_err_chk | rom_ctrl_kmac_err_chk | 8.360s | 304.285us | 1 | 1 | 100.00 |
| V2 | alert_test | rom_ctrl_alert_test | 5.100s | 1.025ms | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | rom_ctrl_tl_errors | 4.770s | 386.561us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | rom_ctrl_tl_errors | 4.770s | 386.561us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | rom_ctrl_csr_hw_reset | 7.000s | 210.953us | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 4.100s | 128.562us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 3.950s | 156.389us | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 4.000s | 128.054us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | rom_ctrl_csr_hw_reset | 7.000s | 210.953us | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 4.100s | 128.562us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 3.950s | 156.389us | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 4.000s | 128.054us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 6 | 6 | 100.00 | |||
| V2S | corrupt_sig_fatal_chk | rom_ctrl_corrupt_sig_fatal_chk | 42.440s | 1.142ms | 0 | 1 | 0.00 |
| V2S | passthru_mem_tl_intg_err | rom_ctrl_passthru_mem_tl_intg_err | 19.940s | 1.154ms | 1 | 1 | 100.00 |
| V2S | tl_intg_err | rom_ctrl_sec_cm | 3.345m | 2.202ms | 0 | 1 | 0.00 |
| rom_ctrl_tl_intg_err | 48.370s | 1.131ms | 1 | 1 | 100.00 | ||
| V2S | prim_fsm_check | rom_ctrl_sec_cm | 3.345m | 2.202ms | 0 | 1 | 0.00 |
| V2S | prim_count_check | rom_ctrl_sec_cm | 3.345m | 2.202ms | 0 | 1 | 0.00 |
| V2S | sec_cm_checker_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 42.440s | 1.142ms | 0 | 1 | 0.00 |
| V2S | sec_cm_checker_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 42.440s | 1.142ms | 0 | 1 | 0.00 |
| V2S | sec_cm_checker_fsm_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 42.440s | 1.142ms | 0 | 1 | 0.00 |
| V2S | sec_cm_compare_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 42.440s | 1.142ms | 0 | 1 | 0.00 |
| V2S | sec_cm_compare_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 42.440s | 1.142ms | 0 | 1 | 0.00 |
| V2S | sec_cm_compare_ctr_redun | rom_ctrl_sec_cm | 3.345m | 2.202ms | 0 | 1 | 0.00 |
| V2S | sec_cm_fsm_sparse | rom_ctrl_sec_cm | 3.345m | 2.202ms | 0 | 1 | 0.00 |
| V2S | sec_cm_mem_scramble | rom_ctrl_smoke | 6.020s | 311.998us | 1 | 1 | 100.00 |
| V2S | sec_cm_mem_digest | rom_ctrl_smoke | 6.020s | 311.998us | 1 | 1 | 100.00 |
| V2S | sec_cm_intersig_mubi | rom_ctrl_smoke | 6.020s | 311.998us | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_integrity | rom_ctrl_tl_intg_err | 48.370s | 1.131ms | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 42.440s | 1.142ms | 0 | 1 | 0.00 |
| rom_ctrl_kmac_err_chk | 8.360s | 304.285us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_mux_mubi | rom_ctrl_corrupt_sig_fatal_chk | 42.440s | 1.142ms | 0 | 1 | 0.00 |
| V2S | sec_cm_mux_consistency | rom_ctrl_corrupt_sig_fatal_chk | 42.440s | 1.142ms | 0 | 1 | 0.00 |
| V2S | sec_cm_ctrl_redun | rom_ctrl_corrupt_sig_fatal_chk | 42.440s | 1.142ms | 0 | 1 | 0.00 |
| V2S | sec_cm_ctrl_mem_integrity | rom_ctrl_passthru_mem_tl_intg_err | 19.940s | 1.154ms | 1 | 1 | 100.00 |
| V2S | sec_cm_tlul_fifo_ctr_redun | rom_ctrl_sec_cm | 3.345m | 2.202ms | 0 | 1 | 0.00 |
| V2S | TOTAL | 2 | 4 | 50.00 | |||
| V3 | stress_all_with_rand_reset | rom_ctrl_stress_all_with_rand_reset | 1.508m | 3.443ms | 1 | 1 | 100.00 |
| V3 | TOTAL | 1 | 1 | 100.00 | |||
| TOTAL | 17 | 19 | 89.47 |
UVM_ERROR (rom_ctrl_corrupt_sig_fatal_chk_vseq.sv:149) [rom_ctrl_corrupt_sig_fatal_chk_vseq] Check failed (cfg.rom_ctrl_vif.pwrmgr_data.done != MuBi4True) has 1 failures:
0.rom_ctrl_corrupt_sig_fatal_chk.68611660513892681187089623978637730362575036432791786820563931228864542200135
Line 96, in log /nightly/current_run/scratch/master/rom_ctrl_32kB-sim-vcs/0.rom_ctrl_corrupt_sig_fatal_chk/latest/run.log
UVM_ERROR @ 1142049828 ps: (rom_ctrl_corrupt_sig_fatal_chk_vseq.sv:149) [uvm_test_top.env.virtual_sequencer.rom_ctrl_corrupt_sig_fatal_chk_vseq] Check failed (cfg.rom_ctrl_vif.pwrmgr_data.done != MuBi4True)
UVM_INFO @ 1142049828 ps: (uvm_report_catcher.svh:705) [UVM/REPORT/CATCHER]
--- UVM Report catcher Summary ---
Offending '(d2h.d_opcode === (((curr_fwd ? curr_req.opcode : pend_req[d2h.d_source].opcode) == Get) ? AccessAckData : AccessAck))' has 1 failures:
0.rom_ctrl_sec_cm.113576617438839173872911294767397364547007591245322300680826068576458066444097
Line 245, in log /nightly/current_run/scratch/master/rom_ctrl_32kB-sim-vcs/0.rom_ctrl_sec_cm/latest/run.log
Offending '(d2h.d_opcode === (((curr_fwd ? curr_req.opcode : pend_req[d2h.d_source].opcode) == Get) ? AccessAckData : AccessAck))'
"src/lowrisc_tlul_common_0.1/rtl/tlul_assert.sv", 292: tb.dut.rom_tlul_assert_device.gen_device.gen_d2h.respSzEqReqSz_A: started at 70051600ps failed at 70051600ps
Offending '(d2h.d_size === (curr_fwd ? curr_req.size : pend_req[d2h.d_source].size))'
"src/lowrisc_tlul_common_0.1/rtl/tlul_assert.sv", 293: tb.dut.rom_tlul_assert_device.gen_device.gen_d2h.respMustHaveReq_A: started at 70051600ps failed at 70051600ps
Offending '(curr_fwd | pend_req[d2h.d_source].pend)'