| V1 |
smoke |
spi_host_smoke |
30.000s |
1.717ms |
1 |
1 |
100.00 |
| V1 |
csr_hw_reset |
spi_host_csr_hw_reset |
2.000s |
18.997us |
1 |
1 |
100.00 |
| V1 |
csr_rw |
spi_host_csr_rw |
1.000s |
26.281us |
1 |
1 |
100.00 |
| V1 |
csr_bit_bash |
spi_host_csr_bit_bash |
2.000s |
321.990us |
1 |
1 |
100.00 |
| V1 |
csr_aliasing |
spi_host_csr_aliasing |
1.000s |
24.407us |
1 |
1 |
100.00 |
| V1 |
csr_mem_rw_with_rand_reset |
spi_host_csr_mem_rw_with_rand_reset |
2.000s |
21.537us |
1 |
1 |
100.00 |
| V1 |
regwen_csr_and_corresponding_lockable_csr |
spi_host_csr_rw |
1.000s |
26.281us |
1 |
1 |
100.00 |
|
|
spi_host_csr_aliasing |
1.000s |
24.407us |
1 |
1 |
100.00 |
| V1 |
mem_walk |
spi_host_mem_walk |
1.000s |
50.495us |
1 |
1 |
100.00 |
| V1 |
mem_partial_access |
spi_host_mem_partial_access |
1.000s |
45.451us |
1 |
1 |
100.00 |
| V1 |
|
TOTAL |
|
|
8 |
8 |
100.00 |
| V2 |
performance |
spi_host_performance |
1.000s |
22.792us |
1 |
1 |
100.00 |
| V2 |
error_event_intr |
spi_host_overflow_underflow |
2.000s |
159.091us |
1 |
1 |
100.00 |
|
|
spi_host_error_cmd |
2.000s |
48.191us |
1 |
1 |
100.00 |
|
|
spi_host_event |
13.000s |
4.678ms |
1 |
1 |
100.00 |
| V2 |
clock_rate |
spi_host_speed |
2.000s |
96.194us |
1 |
1 |
100.00 |
| V2 |
speed |
spi_host_speed |
2.000s |
96.194us |
1 |
1 |
100.00 |
| V2 |
chip_select_timing |
spi_host_speed |
2.000s |
96.194us |
1 |
1 |
100.00 |
| V2 |
sw_reset |
spi_host_sw_reset |
7.000s |
464.663us |
1 |
1 |
100.00 |
| V2 |
passthrough_mode |
spi_host_passthrough_mode |
2.000s |
158.824us |
1 |
1 |
100.00 |
| V2 |
cpol_cpha |
spi_host_speed |
2.000s |
96.194us |
1 |
1 |
100.00 |
| V2 |
full_cycle |
spi_host_speed |
2.000s |
96.194us |
1 |
1 |
100.00 |
| V2 |
duplex |
spi_host_smoke |
30.000s |
1.717ms |
1 |
1 |
100.00 |
| V2 |
tx_rx_only |
spi_host_smoke |
30.000s |
1.717ms |
1 |
1 |
100.00 |
| V2 |
stress_all |
spi_host_stress_all |
44.000s |
7.648ms |
1 |
1 |
100.00 |
| V2 |
spien |
spi_host_spien |
5.000s |
1.296ms |
1 |
1 |
100.00 |
| V2 |
stall |
spi_host_status_stall |
14.000s |
1.572ms |
1 |
1 |
100.00 |
| V2 |
Idlecsbactive |
spi_host_idlecsbactive |
1.000s |
93.780us |
1 |
1 |
100.00 |
| V2 |
data_fifo_status |
spi_host_overflow_underflow |
2.000s |
159.091us |
1 |
1 |
100.00 |
| V2 |
alert_test |
spi_host_alert_test |
2.000s |
16.777us |
1 |
1 |
100.00 |
| V2 |
intr_test |
spi_host_intr_test |
1.000s |
17.240us |
1 |
1 |
100.00 |
| V2 |
tl_d_oob_addr_access |
spi_host_tl_errors |
2.000s |
52.802us |
1 |
1 |
100.00 |
| V2 |
tl_d_illegal_access |
spi_host_tl_errors |
2.000s |
52.802us |
1 |
1 |
100.00 |
| V2 |
tl_d_outstanding_access |
spi_host_csr_hw_reset |
2.000s |
18.997us |
1 |
1 |
100.00 |
|
|
spi_host_csr_rw |
1.000s |
26.281us |
1 |
1 |
100.00 |
|
|
spi_host_csr_aliasing |
1.000s |
24.407us |
1 |
1 |
100.00 |
|
|
spi_host_same_csr_outstanding |
2.000s |
110.140us |
1 |
1 |
100.00 |
| V2 |
tl_d_partial_access |
spi_host_csr_hw_reset |
2.000s |
18.997us |
1 |
1 |
100.00 |
|
|
spi_host_csr_rw |
1.000s |
26.281us |
1 |
1 |
100.00 |
|
|
spi_host_csr_aliasing |
1.000s |
24.407us |
1 |
1 |
100.00 |
|
|
spi_host_same_csr_outstanding |
2.000s |
110.140us |
1 |
1 |
100.00 |
| V2 |
|
TOTAL |
|
|
15 |
15 |
100.00 |
| V2S |
tl_intg_err |
spi_host_tl_intg_err |
1.000s |
289.830us |
1 |
1 |
100.00 |
|
|
spi_host_sec_cm |
2.000s |
829.288us |
1 |
1 |
100.00 |
| V2S |
sec_cm_bus_integrity |
spi_host_tl_intg_err |
1.000s |
289.830us |
1 |
1 |
100.00 |
| V2S |
|
TOTAL |
|
|
2 |
2 |
100.00 |
|
Unmapped tests |
spi_host_upper_range_clkdiv |
2.050m |
6.019ms |
1 |
1 |
100.00 |
|
|
TOTAL |
|
|
26 |
26 |
100.00 |