ENTROPY_SRC/RNG_4BITS Simulation Results

Monday October 20 2025 17:15:22 UTC

GitHub Revision: cf33148

Branch: master

Testplan

Simulator: XCELIUM

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 smoke entropy_src_smoke 5.000s 35.575us 1 1 100.00
V1 csr_hw_reset entropy_src_csr_hw_reset 1.000s 93.298us 1 1 100.00
V1 csr_rw entropy_src_csr_rw 2.000s 30.079us 1 1 100.00
V1 csr_bit_bash entropy_src_csr_bit_bash 10.000s 2.579ms 1 1 100.00
V1 csr_aliasing entropy_src_csr_aliasing 3.000s 46.035us 1 1 100.00
V1 csr_mem_rw_with_rand_reset entropy_src_csr_mem_rw_with_rand_reset 2.000s 197.432us 1 1 100.00
V1 regwen_csr_and_corresponding_lockable_csr entropy_src_csr_rw 2.000s 30.079us 1 1 100.00
entropy_src_csr_aliasing 3.000s 46.035us 1 1 100.00
V1 TOTAL 6 6 100.00
V2 firmware entropy_src_smoke 5.000s 35.575us 1 1 100.00
entropy_src_rng 2.483m 16.063ms 1 1 100.00
entropy_src_fw_ov 32.000s 21.371ms 1 1 100.00
V2 firmware_mode entropy_src_fw_ov 32.000s 21.371ms 1 1 100.00
V2 rng_mode entropy_src_rng 2.483m 16.063ms 1 1 100.00
V2 rng_max_rate entropy_src_rng_max_rate 2.033m 14.111ms 1 1 100.00
V2 health_checks entropy_src_rng 2.483m 16.063ms 1 1 100.00
V2 conditioning entropy_src_rng 2.483m 16.063ms 1 1 100.00
V2 interrupts entropy_src_rng 2.483m 16.063ms 1 1 100.00
entropy_src_intr 3.000s 262.334us 1 1 100.00
V2 alerts entropy_src_rng 2.483m 16.063ms 1 1 100.00
entropy_src_functional_alerts 5.000s 344.535us 1 1 100.00
V2 stress_all entropy_src_stress_all 47.000s 16.430ms 1 1 100.00
V2 functional_errors entropy_src_functional_errors 3.000s 92.256us 1 1 100.00
V2 firmware_ov_read_contiguous_data entropy_src_fw_ov_contiguous 3.000s 57.867us 1 1 100.00
V2 intr_test entropy_src_intr_test 2.000s 17.491us 1 1 100.00
V2 alert_test entropy_src_alert_test 1.000s 17.564us 1 1 100.00
V2 tl_d_oob_addr_access entropy_src_tl_errors 4.000s 286.472us 1 1 100.00
V2 tl_d_illegal_access entropy_src_tl_errors 4.000s 286.472us 1 1 100.00
V2 tl_d_outstanding_access entropy_src_csr_hw_reset 1.000s 93.298us 1 1 100.00
entropy_src_csr_rw 2.000s 30.079us 1 1 100.00
entropy_src_csr_aliasing 3.000s 46.035us 1 1 100.00
entropy_src_same_csr_outstanding 2.000s 463.565us 1 1 100.00
V2 tl_d_partial_access entropy_src_csr_hw_reset 1.000s 93.298us 1 1 100.00
entropy_src_csr_rw 2.000s 30.079us 1 1 100.00
entropy_src_csr_aliasing 3.000s 46.035us 1 1 100.00
entropy_src_same_csr_outstanding 2.000s 463.565us 1 1 100.00
V2 TOTAL 12 12 100.00
V2S tl_intg_err entropy_src_sec_cm 2.000s 181.532us 1 1 100.00
entropy_src_tl_intg_err 3.000s 377.530us 1 1 100.00
V2S sec_cm_config_regwen entropy_src_rng 2.483m 16.063ms 1 1 100.00
entropy_src_cfg_regwen 2.000s 42.887us 1 1 100.00
V2S sec_cm_config_mubi entropy_src_rng 2.483m 16.063ms 1 1 100.00
V2S sec_cm_config_redun entropy_src_rng 2.483m 16.063ms 1 1 100.00
V2S sec_cm_intersig_mubi entropy_src_rng 2.483m 16.063ms 1 1 100.00
entropy_src_fw_ov 32.000s 21.371ms 1 1 100.00
V2S sec_cm_main_sm_fsm_sparse entropy_src_functional_errors 3.000s 92.256us 1 1 100.00
entropy_src_sec_cm 2.000s 181.532us 1 1 100.00
V2S sec_cm_ack_sm_fsm_sparse entropy_src_functional_errors 3.000s 92.256us 1 1 100.00
entropy_src_sec_cm 2.000s 181.532us 1 1 100.00
V2S sec_cm_rng_bkgn_chk entropy_src_rng 2.483m 16.063ms 1 1 100.00
V2S sec_cm_fifo_ctr_redun entropy_src_functional_errors 3.000s 92.256us 1 1 100.00
entropy_src_sec_cm 2.000s 181.532us 1 1 100.00
V2S sec_cm_ctr_redun entropy_src_functional_errors 3.000s 92.256us 1 1 100.00
entropy_src_sec_cm 2.000s 181.532us 1 1 100.00
V2S sec_cm_ctr_local_esc entropy_src_functional_errors 3.000s 92.256us 1 1 100.00
V2S sec_cm_esfinal_rdata_bus_consistency entropy_src_functional_alerts 5.000s 344.535us 1 1 100.00
V2S sec_cm_tile_link_bus_integrity entropy_src_tl_intg_err 3.000s 377.530us 1 1 100.00
V2S TOTAL 3 3 100.00
V3 external_health_tests entropy_src_rng_with_xht_rsps 4.633m 18.023ms 1 1 100.00
V3 TOTAL 1 1 100.00
TOTAL 22 22 100.00