cf33148| Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
|---|---|---|---|---|---|---|---|
| V1 | smoke | rom_ctrl_smoke | 6.520s | 315.341us | 1 | 1 | 100.00 |
| V1 | csr_hw_reset | rom_ctrl_csr_hw_reset | 5.320s | 819.304us | 1 | 1 | 100.00 |
| V1 | csr_rw | rom_ctrl_csr_rw | 4.530s | 214.593us | 1 | 1 | 100.00 |
| V1 | csr_bit_bash | rom_ctrl_csr_bit_bash | 3.380s | 457.108us | 1 | 1 | 100.00 |
| V1 | csr_aliasing | rom_ctrl_csr_aliasing | 3.530s | 347.705us | 1 | 1 | 100.00 |
| V1 | csr_mem_rw_with_rand_reset | rom_ctrl_csr_mem_rw_with_rand_reset | 5.470s | 168.382us | 1 | 1 | 100.00 |
| V1 | regwen_csr_and_corresponding_lockable_csr | rom_ctrl_csr_rw | 4.530s | 214.593us | 1 | 1 | 100.00 |
| rom_ctrl_csr_aliasing | 3.530s | 347.705us | 1 | 1 | 100.00 | ||
| V1 | mem_walk | rom_ctrl_mem_walk | 3.910s | 556.939us | 1 | 1 | 100.00 |
| V1 | mem_partial_access | rom_ctrl_mem_partial_access | 3.650s | 1.284ms | 1 | 1 | 100.00 |
| V1 | TOTAL | 8 | 8 | 100.00 | |||
| V2 | max_throughput_chk | rom_ctrl_max_throughput_chk | 5.750s | 174.079us | 1 | 1 | 100.00 |
| V2 | stress_all | rom_ctrl_stress_all | 15.900s | 1.886ms | 1 | 1 | 100.00 |
| V2 | kmac_err_chk | rom_ctrl_kmac_err_chk | 10.500s | 328.024us | 1 | 1 | 100.00 |
| V2 | alert_test | rom_ctrl_alert_test | 4.930s | 609.107us | 1 | 1 | 100.00 |
| V2 | tl_d_oob_addr_access | rom_ctrl_tl_errors | 6.590s | 135.337us | 1 | 1 | 100.00 |
| V2 | tl_d_illegal_access | rom_ctrl_tl_errors | 6.590s | 135.337us | 1 | 1 | 100.00 |
| V2 | tl_d_outstanding_access | rom_ctrl_csr_hw_reset | 5.320s | 819.304us | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 4.530s | 214.593us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 3.530s | 347.705us | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 4.300s | 262.364us | 1 | 1 | 100.00 | ||
| V2 | tl_d_partial_access | rom_ctrl_csr_hw_reset | 5.320s | 819.304us | 1 | 1 | 100.00 |
| rom_ctrl_csr_rw | 4.530s | 214.593us | 1 | 1 | 100.00 | ||
| rom_ctrl_csr_aliasing | 3.530s | 347.705us | 1 | 1 | 100.00 | ||
| rom_ctrl_same_csr_outstanding | 4.300s | 262.364us | 1 | 1 | 100.00 | ||
| V2 | TOTAL | 6 | 6 | 100.00 | |||
| V2S | corrupt_sig_fatal_chk | rom_ctrl_corrupt_sig_fatal_chk | 1.282m | 7.165ms | 1 | 1 | 100.00 |
| V2S | passthru_mem_tl_intg_err | rom_ctrl_passthru_mem_tl_intg_err | 20.840s | 1.241ms | 1 | 1 | 100.00 |
| V2S | tl_intg_err | rom_ctrl_sec_cm | 3.333m | 677.780us | 0 | 1 | 0.00 |
| rom_ctrl_tl_intg_err | 24.840s | 295.217us | 1 | 1 | 100.00 | ||
| V2S | prim_fsm_check | rom_ctrl_sec_cm | 3.333m | 677.780us | 0 | 1 | 0.00 |
| V2S | prim_count_check | rom_ctrl_sec_cm | 3.333m | 677.780us | 0 | 1 | 0.00 |
| V2S | sec_cm_checker_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 1.282m | 7.165ms | 1 | 1 | 100.00 |
| V2S | sec_cm_checker_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 1.282m | 7.165ms | 1 | 1 | 100.00 |
| V2S | sec_cm_checker_fsm_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 1.282m | 7.165ms | 1 | 1 | 100.00 |
| V2S | sec_cm_compare_ctrl_flow_consistency | rom_ctrl_corrupt_sig_fatal_chk | 1.282m | 7.165ms | 1 | 1 | 100.00 |
| V2S | sec_cm_compare_ctr_consistency | rom_ctrl_corrupt_sig_fatal_chk | 1.282m | 7.165ms | 1 | 1 | 100.00 |
| V2S | sec_cm_compare_ctr_redun | rom_ctrl_sec_cm | 3.333m | 677.780us | 0 | 1 | 0.00 |
| V2S | sec_cm_fsm_sparse | rom_ctrl_sec_cm | 3.333m | 677.780us | 0 | 1 | 0.00 |
| V2S | sec_cm_mem_scramble | rom_ctrl_smoke | 6.520s | 315.341us | 1 | 1 | 100.00 |
| V2S | sec_cm_mem_digest | rom_ctrl_smoke | 6.520s | 315.341us | 1 | 1 | 100.00 |
| V2S | sec_cm_intersig_mubi | rom_ctrl_smoke | 6.520s | 315.341us | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_integrity | rom_ctrl_tl_intg_err | 24.840s | 295.217us | 1 | 1 | 100.00 |
| V2S | sec_cm_bus_local_esc | rom_ctrl_corrupt_sig_fatal_chk | 1.282m | 7.165ms | 1 | 1 | 100.00 |
| rom_ctrl_kmac_err_chk | 10.500s | 328.024us | 1 | 1 | 100.00 | ||
| V2S | sec_cm_mux_mubi | rom_ctrl_corrupt_sig_fatal_chk | 1.282m | 7.165ms | 1 | 1 | 100.00 |
| V2S | sec_cm_mux_consistency | rom_ctrl_corrupt_sig_fatal_chk | 1.282m | 7.165ms | 1 | 1 | 100.00 |
| V2S | sec_cm_ctrl_redun | rom_ctrl_corrupt_sig_fatal_chk | 1.282m | 7.165ms | 1 | 1 | 100.00 |
| V2S | sec_cm_ctrl_mem_integrity | rom_ctrl_passthru_mem_tl_intg_err | 20.840s | 1.241ms | 1 | 1 | 100.00 |
| V2S | sec_cm_tlul_fifo_ctr_redun | rom_ctrl_sec_cm | 3.333m | 677.780us | 0 | 1 | 0.00 |
| V2S | TOTAL | 3 | 4 | 75.00 | |||
| V3 | stress_all_with_rand_reset | rom_ctrl_stress_all_with_rand_reset | 58.380s | 2.350ms | 1 | 1 | 100.00 |
| V3 | TOTAL | 1 | 1 | 100.00 | |||
| TOTAL | 18 | 19 | 94.74 |
Offending '(curr_fwd | pend_req[d2h.d_source].pend)' has 1 failures:
0.rom_ctrl_sec_cm.80056926118512427516125343995870920381619231441840334919420572773684035291199
Line 169, in log /nightly/current_run/scratch/master/rom_ctrl_32kB-sim-vcs/0.rom_ctrl_sec_cm/latest/run.log
Offending '(curr_fwd | pend_req[d2h.d_source].pend)'
Starting assertion attempts at time 11916756ps: level = 0 arg = tb.dut.u_tl_adapter_rom.u_reqfifo (from inst vcs_paramclassrepository (src/lowrisc_dv_rom_ctrl_env_0.1/seq_lib/rom_ctrl_common_vseq.sv:119))
Starting assertion attempts at time 11916756ps: level = 0 arg = tb.dut.u_tl_adapter_rom.u_sramreqfifo (from inst vcs_paramclassrepository (src/lowrisc_dv_rom_ctrl_env_0.1/seq_lib/rom_ctrl_common_vseq.sv:120))
Starting assertion attempts at time 11916756ps: level = 0 arg = tb.dut.u_tl_adapter_rom.u_rspfifo (from inst vcs_paramclassrepository (src/lowrisc_dv_rom_ctrl_env_0.1/seq_lib/rom_ctrl_common_vseq.sv:121))