KEYMGR Simulation Results

Tuesday October 21 2025 17:24:04 UTC

GitHub Revision: 7c8100d

Branch: master

Testplan

Simulator: VCS

Test Results

Stage Name Tests Max Job Runtime Simulated Time Passing Total Pass Rate
V1 smoke keymgr_smoke 3.220s 380.016us 1 1 100.00
V1 random keymgr_random 2.460s 52.081us 1 1 100.00
V1 csr_hw_reset keymgr_csr_hw_reset 0.930s 32.941us 1 1 100.00
V1 csr_rw keymgr_csr_rw 0.980s 14.462us 1 1 100.00
V1 csr_bit_bash keymgr_csr_bit_bash 7.620s 259.577us 1 1 100.00
V1 csr_aliasing keymgr_csr_aliasing 3.100s 925.127us 1 1 100.00
V1 csr_mem_rw_with_rand_reset keymgr_csr_mem_rw_with_rand_reset 1.190s 370.304us 1 1 100.00
V1 regwen_csr_and_corresponding_lockable_csr keymgr_csr_rw 0.980s 14.462us 1 1 100.00
keymgr_csr_aliasing 3.100s 925.127us 1 1 100.00
V1 TOTAL 7 7 100.00
V2 cfgen_during_op keymgr_cfg_regwen 10.600s 1.142ms 1 1 100.00
V2 sideload keymgr_sideload 1.710s 33.650us 1 1 100.00
keymgr_sideload_kmac 3.240s 178.028us 1 1 100.00
keymgr_sideload_aes 2.420s 78.369us 1 1 100.00
keymgr_sideload_otbn 1.370s 24.762us 1 1 100.00
V2 direct_to_disabled_state keymgr_direct_to_disabled 1.960s 434.996us 1 1 100.00
V2 lc_disable keymgr_lc_disable 2.700s 148.029us 1 1 100.00
V2 kmac_error_response keymgr_kmac_rsp_err 6.930s 410.408us 1 1 100.00
V2 invalid_sw_input keymgr_sw_invalid_input 2.120s 46.871us 1 1 100.00
V2 invalid_hw_input keymgr_hwsw_invalid_input 1.910s 323.023us 1 1 100.00
V2 sync_async_fault_cross keymgr_sync_async_fault_cross 1.900s 158.530us 1 1 100.00
V2 stress_all keymgr_stress_all 28.490s 14.931ms 1 1 100.00
V2 intr_test keymgr_intr_test 0.700s 67.750us 1 1 100.00
V2 alert_test keymgr_alert_test 0.710s 161.921us 1 1 100.00
V2 tl_d_oob_addr_access keymgr_tl_errors 2.710s 433.802us 1 1 100.00
V2 tl_d_illegal_access keymgr_tl_errors 2.710s 433.802us 1 1 100.00
V2 tl_d_outstanding_access keymgr_csr_hw_reset 0.930s 32.941us 1 1 100.00
keymgr_csr_rw 0.980s 14.462us 1 1 100.00
keymgr_csr_aliasing 3.100s 925.127us 1 1 100.00
keymgr_same_csr_outstanding 2.800s 107.422us 1 1 100.00
V2 tl_d_partial_access keymgr_csr_hw_reset 0.930s 32.941us 1 1 100.00
keymgr_csr_rw 0.980s 14.462us 1 1 100.00
keymgr_csr_aliasing 3.100s 925.127us 1 1 100.00
keymgr_same_csr_outstanding 2.800s 107.422us 1 1 100.00
V2 TOTAL 16 16 100.00
V2S sec_cm_additional_check keymgr_sec_cm 3.650s 1.230ms 1 1 100.00
V2S tl_intg_err keymgr_sec_cm 3.650s 1.230ms 1 1 100.00
keymgr_tl_intg_err 3.070s 371.963us 1 1 100.00
V2S shadow_reg_update_error keymgr_shadow_reg_errors 3.260s 556.886us 1 1 100.00
V2S shadow_reg_read_clear_staged_value keymgr_shadow_reg_errors 3.260s 556.886us 1 1 100.00
V2S shadow_reg_storage_error keymgr_shadow_reg_errors 3.260s 556.886us 1 1 100.00
V2S shadowed_reset_glitch keymgr_shadow_reg_errors 3.260s 556.886us 1 1 100.00
V2S shadow_reg_update_error_with_csr_rw keymgr_shadow_reg_errors_with_csr_rw 5.740s 1.079ms 1 1 100.00
V2S prim_count_check keymgr_sec_cm 3.650s 1.230ms 1 1 100.00
V2S prim_fsm_check keymgr_sec_cm 3.650s 1.230ms 1 1 100.00
V2S sec_cm_bus_integrity keymgr_tl_intg_err 3.070s 371.963us 1 1 100.00
V2S sec_cm_config_shadow keymgr_shadow_reg_errors 3.260s 556.886us 1 1 100.00
V2S sec_cm_op_config_regwen keymgr_cfg_regwen 10.600s 1.142ms 1 1 100.00
V2S sec_cm_reseed_config_regwen keymgr_random 2.460s 52.081us 1 1 100.00
keymgr_csr_rw 0.980s 14.462us 1 1 100.00
V2S sec_cm_sw_binding_config_regwen keymgr_random 2.460s 52.081us 1 1 100.00
keymgr_csr_rw 0.980s 14.462us 1 1 100.00
V2S sec_cm_max_key_ver_config_regwen keymgr_random 2.460s 52.081us 1 1 100.00
keymgr_csr_rw 0.980s 14.462us 1 1 100.00
V2S sec_cm_lc_ctrl_intersig_mubi keymgr_lc_disable 2.700s 148.029us 1 1 100.00
V2S sec_cm_constants_consistency keymgr_hwsw_invalid_input 1.910s 323.023us 1 1 100.00
V2S sec_cm_intersig_consistency keymgr_hwsw_invalid_input 1.910s 323.023us 1 1 100.00
V2S sec_cm_hw_key_sw_noaccess keymgr_random 2.460s 52.081us 1 1 100.00
V2S sec_cm_output_keys_ctrl_redun keymgr_sideload_protect 2.330s 104.025us 1 1 100.00
V2S sec_cm_ctrl_fsm_sparse keymgr_sec_cm 3.650s 1.230ms 1 1 100.00
V2S sec_cm_data_fsm_sparse keymgr_sec_cm 3.650s 1.230ms 1 1 100.00
V2S sec_cm_ctrl_fsm_local_esc keymgr_sec_cm 3.650s 1.230ms 1 1 100.00
V2S sec_cm_ctrl_fsm_consistency keymgr_custom_cm 2.000s 67.071us 1 1 100.00
V2S sec_cm_ctrl_fsm_global_esc keymgr_lc_disable 2.700s 148.029us 1 1 100.00
V2S sec_cm_ctrl_ctr_redun keymgr_sec_cm 3.650s 1.230ms 1 1 100.00
V2S sec_cm_kmac_if_fsm_sparse keymgr_sec_cm 3.650s 1.230ms 1 1 100.00
V2S sec_cm_kmac_if_ctr_redun keymgr_sec_cm 3.650s 1.230ms 1 1 100.00
V2S sec_cm_kmac_if_cmd_ctrl_consistency keymgr_custom_cm 2.000s 67.071us 1 1 100.00
V2S sec_cm_kmac_if_done_ctrl_consistency keymgr_custom_cm 2.000s 67.071us 1 1 100.00
V2S sec_cm_reseed_ctr_redun keymgr_sec_cm 3.650s 1.230ms 1 1 100.00
V2S sec_cm_side_load_sel_ctrl_consistency keymgr_custom_cm 2.000s 67.071us 1 1 100.00
V2S sec_cm_sideload_ctrl_fsm_sparse keymgr_sec_cm 3.650s 1.230ms 1 1 100.00
V2S sec_cm_ctrl_key_integrity keymgr_custom_cm 2.000s 67.071us 1 1 100.00
V2S TOTAL 6 6 100.00
V3 stress_all_with_rand_reset keymgr_stress_all_with_rand_reset 3.380s 245.911us 0 1 0.00
V3 TOTAL 0 1 0.00
TOTAL 29 30 96.67

Failure Buckets